A MIXED-SIGNAL DIGITAL SIGNAL PROCESSOR FOR SINGLE-CHIP SPEECH CODEC

被引:0
|
作者
TOKUDA, T
KENGAKU, T
TERAOKA, E
YASUI, I
SHIRAISHI, T
SAWAI, H
KAWAMOTO, K
ISHIKAWA, K
FUZIYAMA, T
SAKASHITA, N
ISHIDA, H
TAKAHASHI, S
IIDA, T
机构
关键词
DSP; SPEECH CODIC;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper describes a high-performance, low-power, mixed-signal Digital Signal Processor (DSP) and its application to a single-chip Vector Sum Excited Linear Prediction (VSELP) speech codec. The DSP consists of a 25MIPS, 24bit floating point core-DSP; 13bit oversampling ADC/DAC; 6 KW data ROM; and 3.5 KW data RAM. The total transistor counts of the DSP is 1.3 million and its chip size is 11.0 mm x 15.8 mm. Unique design techniques are used to reduce the power dissipation, such as the programmable machine cycle time control and the clock supply control scheme in the core-DSP, the address detection for on-chip data ROM/RAM, and the shared-hardware design for digital filters of ADC and DAC. As an application of the DSP, the VSELP speech codec, which is the standard speech codec for the North American and Japanese digital cellular telephone system, has been implemented in a single-chip. Owing to the salient architecture design and the program optimization techniques, sufficient quality was obtained in the codec at performance of 16.4 MIPS with low-power dissipation of 490 mW.
引用
收藏
页码:1241 / 1249
页数:9
相关论文
共 50 条
  • [21] A SINGLE-CHIP SIGNAL CLIPPER
    不详
    [J]. TRENDS IN NEUROSCIENCES, 1980, 3 (08) : 202 - 202
  • [22] Implementing a videoconferencing system based on a single-chip signal and image processor
    Read, CJ
    Golston, J
    Fuetterer, A
    Fazlic, E
    Miyazawa, H
    [J]. INTERNATIONAL JOURNAL OF IMAGING SYSTEMS AND TECHNOLOGY, 1998, 9 (06) : 434 - 441
  • [23] A HIGH-PERFORMANCE SINGLE-CHIP VLSI SIGNAL PROCESSOR ARCHITECTURE
    KANOPOULOS, N
    MARINOS, PN
    [J]. LECTURE NOTES IN COMPUTER SCIENCE, 1986, 227 : 166 - 179
  • [24] A SINGLE-CHIP NONRECURSIVE DIGITAL PROCESSOR
    KERR, GW
    [J]. RADIO AND ELECTRONIC ENGINEER, 1982, 52 (06): : 304 - 308
  • [25] A single-chip real-time programmable video signal processor
    Li, LF
    Gong, DN
    He, Y
    [J]. 2002 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL V, PROCEEDINGS, 2002, : 129 - 132
  • [26] Single-chip baseband signal processor for software-defined radio
    Nishijima, S
    Saito, M
    Sugiyama, I
    [J]. FUJITSU SCIENTIFIC & TECHNICAL JOURNAL, 2006, 42 (02): : 240 - 247
  • [27] THE STAR OF SINGLE-CHIP DIGITAL SIGNAL-PROCESSING IS RISING
    BADER, ML
    [J]. ELECTRONIC PRODUCTS MAGAZINE, 1987, 29 (16): : 41 - 43
  • [28] A SINGLE CHIP DIGITAL SIGNAL PROCESSOR AND ITS APPLICATION TO REAL-TIME SPEECH ANALYSIS
    HAGIWARA, Y
    KITA, Y
    MIYAMOTO, T
    TOBA, Y
    HARA, H
    AKAZAWA, T
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1983, 18 (01) : 91 - 99
  • [29] A SINGLE CHIP DIGITAL SIGNAL PROCESSOR AND ITS APPLICATION TO REAL-TIME SPEECH ANALYSIS
    HAGIWARA, Y
    KITA, Y
    MIYAMOTO, T
    TOBA, Y
    HARA, H
    AKAZAWA, T
    [J]. IEEE TRANSACTIONS ON ACOUSTICS SPEECH AND SIGNAL PROCESSING, 1983, 31 (01): : 339 - 346
  • [30] On-chip signal level evaluation for mixed-signal ICs using digital window comparators
    De Venuto, D
    Ohletz, MJ
    Ricco, B
    [J]. ETW 2001: IEEE EUROPEAN TEST WORKSHOP, PROCEEDINGS, 2001, : 68 - 72