Influence of back-gate stress on the back-gate threshold voltage of a LOCOS-isolated SOI MOSFET

被引:1
|
作者
Mei, Bo [1 ]
Bi, Jinshun [1 ]
Li, Duoli [1 ]
Liu, Sinan [1 ]
Han, Zhengsheng [1 ]
机构
[1] Chinese Acad Sci, Inst Microelect, Beijing 100029, Peoples R China
基金
中国国家自然科学基金;
关键词
back-gate; threshold voltage; stress; silicon-on-insulator;
D O I
10.1088/1674-4926/33/2/024002
中图分类号
O469 [凝聚态物理学];
学科分类号
070205 ;
摘要
The performance of a LOCOS-isolated SOI MOSFET heavily depends on its back-gate characteristic, which can be affected by back-gate stress. A large voltage stress was applied to the back gate of SOI devices for at least 30 s at room temperature, which could effectively modify the back-gate threshold voltage of these devices. This modification is stable and time invariant. In order to improve the back-gate threshold voltage, positive substrate bias was applied to NMOS devices and negative substrate bias was applied to PMOS devices. These results suggest that there is a leakage path between source and drain along the silicon island edge, and the application of large back-gate bias with the source, drain and gate grounded can strongly affect this leakage path. So we draw the conclusion that the back-gate threshold voltage, which is directly related to the leakage current, can be influenced by back-gate stress.
引用
收藏
页数:5
相关论文
共 50 条
  • [31] Mobility model for advanced SOI-MOSFETs including back-gate contribution
    Zenitani, Hiroshi
    Kikuchihara, Hideyuki
    Feldmann, Uwe
    Miyamoto, Hidenori
    Mattausch, Hans Juergen
    Miura-Mattausch, Michiko
    Nakagawa, Tadashi
    Sugii, Nobuyuki
    [J]. JAPANESE JOURNAL OF APPLIED PHYSICS, 2015, 54 (04)
  • [32] Mobility Enhancement by Back-Gate Biasing in Ultrathin SOI MOSFETs With Thin BOX
    Ohata, A.
    Bae, Y.
    Fenouillet-Beranger, C.
    Cristoloveanu, S.
    [J]. IEEE ELECTRON DEVICE LETTERS, 2012, 33 (03) : 348 - 350
  • [33] Novel back-gate kink effect in SOI MOSFETs during ionizing irradiation
    Department of Physics Science and Technology, Zhongnan University, Changsha 410083, China
    不详
    不详
    [J]. Pan Tao Ti Hsueh Pao, 2008, 1 (149-152):
  • [34] Phase noise in a back-gate biased low-voltage VCO
    Kazemeini, MH
    Deen, MJ
    Naseh, S
    [J]. PROCEEDINGS OF THE 2003 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL I: ANALOG CIRCUITS AND SIGNAL PROCESSING, 2003, : 701 - 704
  • [35] AN ANALYTICAL BACK-GATE BIAS EFFECT MODEL FOR ULTRATHIN SOI CMOS DEVICES
    SIM, JH
    KUO, JB
    [J]. IEEE TRANSACTIONS ON ELECTRON DEVICES, 1993, 40 (04) : 755 - 765
  • [36] Impact of back-gate bias on the hysteresis effect in partially depleted SOI MOSFETs
    Luo Jie-Xin
    Chen Jing
    Zhou Jian-Hua
    Wu Qing-Qing
    Chai Zhan
    Yu Tao
    Wang Xi
    [J]. CHINESE PHYSICS B, 2012, 21 (05)
  • [37] Statistical Design Optimization of FinFET SRAM Using Back-Gate Voltage
    Ebrahimi, Behzad
    Rostami, Masoud
    Afzali-Kusha, Ali
    Pedram, Massoud
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2011, 19 (10) : 1911 - 1916
  • [38] Analytical models of front- and back-gate potential distribution and threshold voltage for recessed source/drain UTB SOI MOSFETs
    Svilicic, B.
    Jovanovic, V.
    Suligoj, T.
    [J]. SOLID-STATE ELECTRONICS, 2009, 53 (05) : 540 - 547
  • [39] Back-gate induced noise overshoot in partially-depleted SOI MOSFETs
    Lukyanchikova, N
    Garbar, N
    Smolanka, A
    Simoen, E
    Claeys, C
    [J]. Science and Technology of Semiconductor-On-Insulator Structures and Devices Operating in a Harsh Environment, 2005, 185 : 255 - 260
  • [40] AN ANALYTICAL MODEL FOR BACK-GATE EFFECTS ON ULTRATHIN-FILM SOI MOSFETS
    CHEN, HT
    HUANG, RS
    [J]. IEEE ELECTRON DEVICE LETTERS, 1991, 12 (08) : 433 - 435