AN INTERACTIVE VLSI CAD TOOL FOR YIELD ESTIMATION

被引:27
|
作者
WAGNER, IA [1 ]
KOREN, I [1 ]
机构
[1] UNIV MASSACHUSETTS,DEPT ELECT & COMP ENGN,AMHERST,MA 01003
基金
美国国家科学基金会;
关键词
D O I
10.1109/66.382276
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
The yield of a VLSI chip depends on the sensitivity of the chip to defects occurring during the fabrication process, among other factors. To predict this sensitivity, one usually needs to compute the so-called critical area (A(c)), which reflects how many and how large the defects must be in order to result in a circuit failure. The main computational problem in yield estimation is to calculate A(c) efficiently for complicated, irregular layouts. A novel approach is suggested for this problem that results in an algorithm that will solve it efficiently. This paper provides an interactive, accurate, and fast method for the evaluation of critical area as a design tool; the tool utilizes good visual feedback to allow layout improvement for higher yield. The algorithm is compared to other yield-prediction methods, which use either the Monte Carlo approach (VLASIC) or a deterministic approach (SCA); the algorithm is shown to be faster. It also has the advantage that it can graphically show a detailed 'defect sensitivity map' that can assist a chip designer in improving the yield of his/her layout.
引用
收藏
页码:130 / 138
页数:9
相关论文
共 50 条
  • [21] STATISTICAL MODELING FOR EFFICIENT PARAMETRIC YIELD ESTIMATION OF MOS VLSI CIRCUITS
    COX, P
    YANG, P
    MAHANTSHETTI, SS
    CHATTERJEE, P
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1985, 20 (01) : 391 - 398
  • [22] STATISTICAL MODELING FOR EFFICIENT PARAMETRIC YIELD ESTIMATION OF MOS VLSI CIRCUITS
    COX, P
    YANG, P
    MAHANTSHETTI, SS
    CHATTERJEE, P
    [J]. IEEE TRANSACTIONS ON ELECTRON DEVICES, 1985, 32 (02) : 471 - 478
  • [23] CAD SYSTEMS FOR VLSI IN JAPAN
    SUDO, T
    OHTSUKI, T
    GOTO, S
    [J]. PROCEEDINGS OF THE IEEE, 1983, 71 (01) : 129 - 143
  • [24] A SUPERCOMPUTER WORKSTATION FOR VLSI CAD
    FIEBRICH, RD
    [J]. IEEE DESIGN & TEST OF COMPUTERS, 1986, 3 (03): : 31 - 37
  • [25] VLSI CAD RESEARCH AT MCC
    RHYNE, T
    [J]. IEEE DESIGN & TEST OF COMPUTERS, 1984, 1 (04): : 104 - 107
  • [26] A proposed tool for preharvest estimation of cabbage yield
    Kleinhenz, MD
    [J]. HORTTECHNOLOGY, 2003, 13 (01) : 182 - 185
  • [27] An Integrated CAD Methodology for Yield Enhancement of VLSI CMOS Circuits Including Statistical Device Variations
    Massimo Conti
    Paolo Crippa
    Simone Orcioni
    Marcello Pesare
    Claudio Turchetti
    Loris Vendrame
    Silvia Lucherini
    [J]. Analog Integrated Circuits and Signal Processing, 2003, 37 : 85 - 102
  • [28] An integrated CAD methodology for yield enhancement of VLSI CMOS circuits including statistical device variations
    Conti, M
    Crippa, P
    Orcioni, S
    Pesare, M
    Turchetti, C
    Vendrame, L
    Lucherini, S
    [J]. ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2003, 37 (02) : 85 - 102
  • [29] A Simple Interactive Tool for the CAD Modelling of Surgical Guides for Autologous Ear Reconstruction
    Mussi E.
    Servi M.
    Volpe Y.
    Facchini F.
    [J]. Computer-Aided Design and Applications, 2023, 20 (01): : 109 - 118
  • [30] SHORTFINDER - A GRAPHICAL CAD TOOL FOR LOCATING NET-TO-NET SHORTS IN VLSI CHIP LAYOUTS
    GANNETT, JW
    [J]. IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1990, 9 (06) : 669 - 674