AN INTERACTIVE VLSI CAD TOOL FOR YIELD ESTIMATION

被引:27
|
作者
WAGNER, IA [1 ]
KOREN, I [1 ]
机构
[1] UNIV MASSACHUSETTS,DEPT ELECT & COMP ENGN,AMHERST,MA 01003
基金
美国国家科学基金会;
关键词
D O I
10.1109/66.382276
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
The yield of a VLSI chip depends on the sensitivity of the chip to defects occurring during the fabrication process, among other factors. To predict this sensitivity, one usually needs to compute the so-called critical area (A(c)), which reflects how many and how large the defects must be in order to result in a circuit failure. The main computational problem in yield estimation is to calculate A(c) efficiently for complicated, irregular layouts. A novel approach is suggested for this problem that results in an algorithm that will solve it efficiently. This paper provides an interactive, accurate, and fast method for the evaluation of critical area as a design tool; the tool utilizes good visual feedback to allow layout improvement for higher yield. The algorithm is compared to other yield-prediction methods, which use either the Monte Carlo approach (VLASIC) or a deterministic approach (SCA); the algorithm is shown to be faster. It also has the advantage that it can graphically show a detailed 'defect sensitivity map' that can assist a chip designer in improving the yield of his/her layout.
引用
收藏
页码:130 / 138
页数:9
相关论文
共 50 条
  • [1] IDEAS - A TOOL FOR VLSI CAD
    KUMAR, A
    KASHYAP, V
    SHERLEKAR, SD
    VENKATESH, G
    BISWAS, S
    KUMAR, A
    BHATT, PCP
    KUMAR, S
    [J]. IEEE DESIGN & TEST OF COMPUTERS, 1989, 6 (05): : 50 - 57
  • [2] CAD tool for modelling VLSI designs
    Gupta, I
    Pandey, RK
    [J]. IETE TECHNICAL REVIEW, 2003, 20 (06) : 541 - 545
  • [3] An interactive fuzzy CAD tool
    Moore, J
    Manzoul, MA
    [J]. IEEE MICRO, 1996, 16 (02) : 68 - 74
  • [5] VLSI YIELD PREDICTION AND ESTIMATION - A UNIFIED FRAMEWORK
    MALY, W
    STROJWAS, AJ
    DIRECTOR, SW
    [J]. IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1986, 5 (01) : 114 - 130
  • [6] An interactive website as a tool for CAD of power circuits
    Swiercz, B
    Starzak, L
    Zubert, M
    Napieralski, A
    [J]. NANOTECH 2003, VOL 2, 2003, : 346 - 349
  • [7] GAELIC LOGIC SIMULATOR - AN INTERACTIVE CAD TOOL
    RUSSELL, G
    [J]. COMPUTER-AIDED DESIGN, 1980, 12 (04) : 195 - 198
  • [8] ProPID: An Interactive CAD Tool for Control Education
    Martinez, Miguel
    Salcedo, Jose V.
    [J]. INTERNATIONAL JOURNAL OF ENGINEERING EDUCATION, 2008, 24 (06) : 1191 - 1198
  • [9] YIELD ESTIMATION MODEL FOR VLSI ARTWORK EVALUATION
    MALY, W
    DESZCZKA, J
    [J]. ELECTRONICS LETTERS, 1983, 19 (06) : 226 - 227
  • [10] A CAD TOOL BOX FOR VLSI AROUND A HARDWARE DESCRIPTION LANGUAGE
    HARTENSTEIN, RW
    LEMMERT, K
    [J]. MICROPROCESSING AND MICROPROGRAMMING, 1986, 18 (1-5): : 99 - 105