HAZARD-FREE ASYNCHRONOUS CIRCUIT SYNTHESIS

被引:0
|
作者
YU, ML
SUBRAHMANYAM, PA
机构
来源
ASYNCHRONOUS DESIGN METHODOLOGIES | 1993年 / 28卷
关键词
ASYNCHRONOUS DESIGN; SEQUENTIAL LOGIC SYNTHESIS; HAZARD ANALYSIS;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper introduces a novel perspective on the cause of hazards in a logic implementation, and investigates their relation to conditions on traversals of the underlying boolean space. Based on this perspective, we describe a procedure to ascertain whether a given state graph describing an asynchronous behavior has a hazard-free implementation, under the assumptions of safe latches and unbounded delays. Such a state graph may be derived either from a high lever specification or an intermediate level specification in the form of a signal transition graph (or STG). The deficiencies and danger of using traditional don't care assignment procedures in the logic minimization process for asynchronous circuit synthesis are explained. An algorithm is developed for achieving a hazard-free implementation or an implementation with minimal number of hazards through proper don't care assignment. The algorithm is used in conjunction with traditional logic minimization procedures for reducing logic complexity. In addition, we comment on a structural theory and syntactic rules for hazard-free implementations for a subclass of STGs.
引用
收藏
页码:87 / 105
页数:19
相关论文
共 50 条
  • [31] On hazard-free patterns for fine-delay fault testing
    Kruseman, B
    Majhi, AK
    Gronthoud, G
    Eichenberger, S
    INTERNATIONAL TEST CONFERENCE 2004, PROCEEDINGS, 2004, : 213 - 222
  • [32] AN ALGORITHM FOR HAZARD-FREE MINIMIZATION OF INCOMPLETELY SPECIFIED SWITCHING FUNCTION
    KHAN, MMHA
    INFORMATION PROCESSING LETTERS, 1994, 52 (01) : 23 - 29
  • [33] Hazard-free self-timed design: methodology and application
    Senn, E
    Zavidovique, B
    INTEGRATED COMPUTER-AIDED ENGINEERING, 2000, 7 (03) : 229 - 242
  • [34] SYNTHESIS OF MULTIPLE INPUT-CHANGE HAZARD-FREE COMBINATIONAL SWITCHING CIRCUITS WITHOUT FEEDBACK
    BREDESON, JG
    INTERNATIONAL JOURNAL OF ELECTRONICS, 1975, 39 (06) : 615 - 624
  • [35] Ergo makeover - Intel Israel goes injury-free and hazard-free
    Morag, Ido
    INDUSTRIAL ENGINEER, 2006, 38 (07): : 32 - 36
  • [36] Output Hazard-Free Transition Delay Fault Test Generation
    Menon, Sreekumar
    Singh, Adit D.
    Agrawal, Vishwani
    2009 27TH IEEE VLSI TEST SYMPOSIUM, PROCEEDINGS, 2009, : 97 - +
  • [37] Hazard-free treatment and resource utilisation of electrolytic manganese residue: A review
    He, Shichao
    Jiang, Daoyan
    Hong, Minghao
    Liu, Zhihong
    Liu, Zhihong (zhliu@csu.edu.cn), 1600, Elsevier Ltd (306):
  • [38] The Hazard-Free Superscalar Pipeline Fast Fourier Transform Architecture and Algorithm
    Mohd, Bassam
    Swartzlander, Earl E., Jr.
    Aziz, Adnan
    VLSI-SOC: ADVANCED TOPICS ON SYSTEMS ON A CHIP, 2009, 291 : 227 - 248
  • [39] An implicit method for hazard-free two-level logic minimization
    Theobald, M
    Nowick, SM
    ADVANCED RESEARCH IN ASYNCHRONOUS CIRCUITS AND SYSTEMS - FOURTH INTERNATIONAL SYMPOSIUM, 1998, : 58 - 69
  • [40] Hazard-free treatment and resource utilisation of electrolytic manganese residue: A review
    He, Shichao
    Jiang, Daoyan
    Hong, Minghao
    Liu, Zhihong
    JOURNAL OF CLEANER PRODUCTION, 2021, 306