HAZARD-FREE ASYNCHRONOUS CIRCUIT SYNTHESIS

被引:0
|
作者
YU, ML
SUBRAHMANYAM, PA
机构
来源
ASYNCHRONOUS DESIGN METHODOLOGIES | 1993年 / 28卷
关键词
ASYNCHRONOUS DESIGN; SEQUENTIAL LOGIC SYNTHESIS; HAZARD ANALYSIS;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper introduces a novel perspective on the cause of hazards in a logic implementation, and investigates their relation to conditions on traversals of the underlying boolean space. Based on this perspective, we describe a procedure to ascertain whether a given state graph describing an asynchronous behavior has a hazard-free implementation, under the assumptions of safe latches and unbounded delays. Such a state graph may be derived either from a high lever specification or an intermediate level specification in the form of a signal transition graph (or STG). The deficiencies and danger of using traditional don't care assignment procedures in the logic minimization process for asynchronous circuit synthesis are explained. An algorithm is developed for achieving a hazard-free implementation or an implementation with minimal number of hazards through proper don't care assignment. The algorithm is used in conjunction with traditional logic minimization procedures for reducing logic complexity. In addition, we comment on a structural theory and syntactic rules for hazard-free implementations for a subclass of STGs.
引用
收藏
页码:87 / 105
页数:19
相关论文
共 50 条
  • [21] HAZARD-FREE WALSH-FUNCTION GENERATOR
    KITAI, R
    SIEMENS, KH
    IEEE TRANSACTIONS ON INSTRUMENTATION AND MEASUREMENT, 1972, IM21 (01) : 80 - &
  • [22] Efficient exact and heuristic minimization of hazard-free logic
    Rutten, JWJM
    Berkelaar, MRCM
    INTERNATIONAL CONFERENCE ON COMPUTER DESIGN: VLSI IN COMPUTERS AND PROCESSORS, PROCEEDINGS, 1998, : 152 - 159
  • [23] SUSTAINABILITY 'Dating site' opens for hazard-free chemicals
    Scott, Alex
    CHEMICAL & ENGINEERING NEWS, 2017, 95 (22) : 12 - 12
  • [24] Hazard-free implementation of the extended burst-mode asynchronous controllers in look-uptable based FPGA
    Oliveira, Duarte L.
    Sato, Sandro S.
    Saotome, Osamu
    de Carvalho, Ricardo T.
    2008 4TH SOUTHERN CONFERENCE ON PROGRAMMABLE LOGIC, PROCEEDINGS, 2008, : 143 - +
  • [25] Hazard-free implementation of speed-independent circuits
    Kondratyev, A
    Kishinevsky, M
    Yakovlev, A
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1998, 17 (09) : 749 - 771
  • [26] On the existence of hazard-free multi-level logic
    Nowick, SM
    O'Donnell, CW
    NINTH INTERNATIONAL SYMPOSIUM ON ASYNCHRONOUS CIRCUITS AND SYSTEMS, PROCEEDINGS, 2003, : 109 - 120
  • [27] A Hazard-Free Framework for Aerial Distribution of Pesticides on Agricultural Land
    Ali, Hazrat
    Zahir, Ali
    Khan, Shahid
    Ahmad, Naseer
    Fayyaz, Ahmad
    MEHRAN UNIVERSITY RESEARCH JOURNAL OF ENGINEERING AND TECHNOLOGY, 2020, 39 (03) : 548 - 553
  • [28] Novel hazard-free majority voter for N-modular redundancy-based fault tolerance in asynchronous circuits
    Almukhaizim, S.
    Sinanoglu, O.
    IET COMPUTERS AND DIGITAL TECHNIQUES, 2011, 5 (04): : 306 - 315
  • [29] Measuring hazard-free improved shelter across the regions of India
    Sarif, Nawaj
    Kumar, A. H. Sruthi Anil
    Barman, Papai
    Rana, Md. Juel
    Saha, Sunil
    NATURAL HAZARDS, 2024, 120 (07) : 6533 - 6549
  • [30] Measuring hazard-free improved shelter across the regions of India
    Nawaj Sarif
    A. H. Sruthi Anil Kumar
    Papai Barman
    Md. Juel Rana
    Sunil Saha
    Natural Hazards, 2024, 120 : 6533 - 6549