A METHODOLOGY AND DESIGN TOOLS TO SUPPORT SYSTEM-LEVEL VLSI DESIGN

被引:5
|
作者
KUCUKCAKAR, K [1 ]
PARKER, AC [1 ]
机构
[1] UNIV SO CALIF,DEPT ELECT ENGN SYST,LOS ANGELES,CA 90089
关键词
HIGH-LEVEL SYNTHESIS; SYSTEM-LEVEL DESIGN; SYSTEM-LEVEL SYNTHESIS; PARTITIONING; ESTIMATION; PREDICTION; DESIGN-SPACE EXPLORATION;
D O I
10.1109/92.406994
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
System-level design involves making major design decisions without having accurate information on the eventual system characteristics. This paper presents a novel constraint-driven methodology to support system-level design. The software assists a designer or a tool in partitioning behavioral specifications onto multiple VLSI chips and in system design while satisfying hard constraints such as individual chip areas, chip pin counts, system throughput (inverse of system initiation interval) and system latency (delay). The software uses search and estimation techniques to perform comprehensive design-space exploration and evaluates partitions supplied by the user or by other synthesis software. The technique determines what design characteristics each partition must possess in order to satisfy area, pin, throughput and latency constraints. The paper also includes results of extensive experiments with the methodology.
引用
收藏
页码:355 / 369
页数:15
相关论文
共 50 条
  • [41] A traffic injection methodology with support for system-level synchronization
    Mahadevan, Shankar
    Angiolini, Federico
    Sparso, Jens
    Benini, Luca
    Madsen, Jan
    [J]. VLSI-SOC: FROM SYSTEMS TO SILICON, 2007, 240 : 145 - +
  • [42] Communication Modeling for System-Level Design
    Kahng, Andrew B.
    Samadi, Kambiz
    [J]. ISOCC: 2008 INTERNATIONAL SOC DESIGN CONFERENCE, VOLS 1-3, 2008, : 138 - 143
  • [43] Timing issues in system-level design
    Dasdan, A
    Gupta, RK
    [J]. IEEE COMPUTER SOCIETY WORKSHOP ON VLSI '98 - SYSTEM LEVEL DESIGN, PROCEEDINGS, 1998, : 124 - 129
  • [44] System-level design made easy
    不详
    [J]. IEE REVIEW, 1998, 44 (04): : 146 - 146
  • [45] Complexity management in system-level design
    Kalavade, A
    Lee, EA
    [J]. JOURNAL OF VLSI SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 1996, 14 (02): : 157 - 169
  • [46] The SystemJ approach to system-level design
    Gruian, Flavius
    Roop, Partha
    Salcic, Zoran
    Radojevic, Ivan
    [J]. FOURTH ACM & IEEE INTERNATIONAL CONFERENCE ON FORMAL METHODS AND MODELS FOR CO-DESIGN, PROCEEDINGS, 2006, : 149 - +
  • [47] SIMULATION LIBRARIES FOR SYSTEM-LEVEL DESIGN
    RICHARDS, MA
    [J]. COMPUTER, 1995, 28 (02) : 76 - 77
  • [48] System-level microwave design projects
    Jensen, MA
    Selfridge, RH
    Warnick, KF
    [J]. IEEE ANTENNAS AND PROPAGATION MAGAZINE, 2001, 43 (05) : 138 - 142
  • [49] Symbolic system-level design methodology for multi-mode reconfigurable systems
    Stefan Wildermann
    Felix Reimann
    Daniel Ziener
    Jürgen Teich
    [J]. Design Automation for Embedded Systems, 2013, 17 : 343 - 375
  • [50] A METHODOLOGY FOR SUPPORTING SYSTEM-LEVEL DESIGN SPACE EXPLORATION AT HIGHER LEVELS OF ABSTRACTION
    Dedic, Joze
    Finc, Matjaz
    Trost, Andrej
    [J]. JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2008, 17 (04) : 703 - 727