A METHODOLOGY AND DESIGN TOOLS TO SUPPORT SYSTEM-LEVEL VLSI DESIGN

被引:5
|
作者
KUCUKCAKAR, K [1 ]
PARKER, AC [1 ]
机构
[1] UNIV SO CALIF,DEPT ELECT ENGN SYST,LOS ANGELES,CA 90089
关键词
HIGH-LEVEL SYNTHESIS; SYSTEM-LEVEL DESIGN; SYSTEM-LEVEL SYNTHESIS; PARTITIONING; ESTIMATION; PREDICTION; DESIGN-SPACE EXPLORATION;
D O I
10.1109/92.406994
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
System-level design involves making major design decisions without having accurate information on the eventual system characteristics. This paper presents a novel constraint-driven methodology to support system-level design. The software assists a designer or a tool in partitioning behavioral specifications onto multiple VLSI chips and in system design while satisfying hard constraints such as individual chip areas, chip pin counts, system throughput (inverse of system initiation interval) and system latency (delay). The software uses search and estimation techniques to perform comprehensive design-space exploration and evaluates partitions supplied by the user or by other synthesis software. The technique determines what design characteristics each partition must possess in order to satisfy area, pin, throughput and latency constraints. The paper also includes results of extensive experiments with the methodology.
引用
收藏
页码:355 / 369
页数:15
相关论文
共 50 条
  • [1] DESIGN AT THE SYSTEM-LEVEL WITH VLSI CMOS
    SECHLER, RF
    GROHOSKI, GF
    [J]. IBM JOURNAL OF RESEARCH AND DEVELOPMENT, 1995, 39 (1-2) : 5 - 22
  • [2] RISC VLSI DESIGN FOR SYSTEM-LEVEL PERFORMANCE
    ROWEN, C
    CRUDELE, L
    FREITAS, D
    HANSEN, C
    HUDSON, E
    KINSEL, J
    MOUSSOURIS, J
    PRZYBYLSKI, S
    RIORDAN, T
    [J]. VLSI SYSTEMS DESIGN, 1986, 7 (03): : 81 - &
  • [3] Is a unified methodology for system-level design possible?
    Sangiovanni-Vincentelli, Alberto
    [J]. IEEE DESIGN & TEST OF COMPUTERS, 2008, 25 (04): : 346 - 357
  • [4] The impact of rate control algorithms on system-level VLSI design
    Cheng, SC
    Hang, HM
    [J]. JOURNAL OF VLSI SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 1998, 20 (03): : 233 - 250
  • [5] The Impact of Rate Control Algorithms on System-Level VLSI Design
    Sheu-Chih Cheng
    Hsueh-Ming Hang
    [J]. Journal of VLSI signal processing systems for signal, image and video technology, 1998, 20 : 233 - 250
  • [6] Needed: System-level design tools for more structured design practices
    Fetter, R
    [J]. ELECTRONIC DESIGN, 1998, 46 (20) : 42 - +
  • [7] System-level design tools for RF communication ICs
    Gielen, GGE
    [J]. 1998 URSI SYMPOSIUM ON SIGNALS, SYSTEMS, AND ELECTR ONICS, 1998, : 422 - 426
  • [8] System-level design tools shine at DAC 1997
    不详
    [J]. ELECTRONIC PRODUCTS MAGAZINE, 1997, 40 (01): : 24 - &
  • [9] SYSTEM-LEVEL DESIGN TOOLS UTILIZING OPM AND MODELICA
    Sutherland, Joshua
    Oizumi, Kazuya
    Aoyama, Kazuhiro
    Eguchi, Takao
    Takahashi, Naoki
    [J]. PROCEEDINGS OF THE ASME INTERNATIONAL DESIGN ENGINEERING TECHNICAL CONFERENCES AND COMPUTERS AND INFORMATION IN ENGINEERING CONFERENCE, 2016, VOL 1B, 2016,
  • [10] An overview of methodologies and tools in the field of system-level design
    Zivkovic, VD
    Lieverse, P
    [J]. EMBEDDED PROCESSOR DESIGN CHALLENGES: SYSTEMS, ARCHITECTURES, MODELLING, AND SIMULATION - SAMOS, 2002, 2268 : 74 - 88