A 10-bit 100-MS/s CMOS pipelined folding A/D converter

被引:0
|
作者
Li Xiaojuan [1 ]
Yang Yintang [1 ]
Zhu Zhangming [1 ]
机构
[1] Xidian Univ, Sch Microelect, Xian 710071, Shaanxi, Peoples R China
基金
中国国家自然科学基金;
关键词
analog-to-digital converter; pipelined folding; resistive averaging interpolation; offset cancellation;
D O I
10.1088/1674-4926/32/11/115008
中图分类号
O469 [凝聚态物理学];
学科分类号
070205 ;
摘要
This paper presents a 10-bit 100-MSample/s analog-to-digital (A/D) converter with pipelined folding architecture. The linearity is improved by using an offset cancellation technique and a resistive averaging interpolation network. Cascading alleviates the wide bandwidth requirement of the folding amplifier and distributed interstage track/hold amplifiers are used to realize the pipeline technique for obtaining high resolution. In SMIC 0.18 mu m CMOS, the A/D converter is measured as follows: the peak integral nonlinearity and differential nonlinearity are +/- 0.48 LSB and +/- 0.33 LSB, respectively. Input range is 1.0 VP-P with a 2.29 mm(2) active area. At 20 MHz input @ 100 MHz sample clock, 9.59 effective number of bits, 59.5 dB of the signal-to-noise-and-distortion ratio and 82.49 dB of the spurious-free dynamic range are achieved. The dissipation power is only 95 mW with a 1.8 V power supply.
引用
收藏
页数:7
相关论文
共 50 条
  • [1] A 10-bit 100-MS/s CMOS pipelined folding A/D converter
    李晓娟
    杨银堂
    朱樟明
    半导体学报, 2011, 32 (11) : 110 - 116
  • [2] A 10-bit 100-MS/s 50mW CMOS A/D converter
    Tao, Z
    Keramat, M
    2002 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL III, PROCEEDINGS, 2002, : 121 - 124
  • [3] A 10-bit, 100 MS/s CMOS A/D converter
    Kim, KY
    Kusayanagi, N
    Abidi, AA
    PROCEEDINGS OF THE IEEE 1996 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 1996, : 419 - 422
  • [4] A 52.6 mW 10-bit, 100 MS/s Pipelined CMOS Analog-To-Digital Converter
    Meganathan, D.
    Moorthi, S.
    Sukumaran, Amrith
    Babu, M. M. Dinesh
    Perinbam, J. Raja Paul
    JOURNAL OF LOW POWER ELECTRONICS, 2008, 4 (02) : 208 - 227
  • [5] A 500 MS/s 10-bit CMOS D/A converter
    Xiao, P
    Shin, J
    Soyuer, M
    Stawiasz, K
    1996 2ND INTERNATIONAL CONFERENCE ON ASIC, PROCEEDINGS, 1996, : 252 - 255
  • [6] 10-bit 100MS/s CMOS Pipelined A/D Converter with 0.59pJ/Conversion- Step
    Kim, Moo-Young
    Kim, Jinwoo
    Lee, Tagjong
    Kim, Chulwoo
    2008 IEEE ASIAN SOLID-STATE CIRCUITS CONFERENCE, 2008, : 65 - 68
  • [7] A 10-b, 100-MS/s CMOS A/D converter
    Kim, KY
    Kusayanagi, N
    Abidi, AA
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1997, 32 (03) : 302 - 311
  • [8] 10-b, 100-MS/s CMOS A/D converter
    Univ of California, Los Angeles, United States
    IEEE J Solid State Circuits, 3 (302-311):
  • [9] A CMOS 10-bit low-power pipelined A/D converter
    Dai, GD
    Liu, F
    Zhuang, YQ
    2004: 7TH INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUITS TECHNOLOGY, VOLS 1- 3, PROCEEDINGS, 2004, : 1563 - 1566
  • [10] A 10-bit 100MS/s pipelined ADC in 0.18μm CMOS technology
    Lee, Hwei-Yu
    Liu, Shen-Luan
    20TH ANNIVERSARY IEEE INTERNATIONAL SOC CONFERENCE, PROCEEDINGS, 2007, : 3 - +