A 10-bit 100-MS/s CMOS pipelined folding A/D converter

被引:0
|
作者
Li Xiaojuan [1 ]
Yang Yintang [1 ]
Zhu Zhangming [1 ]
机构
[1] Xidian Univ, Sch Microelect, Xian 710071, Shaanxi, Peoples R China
基金
中国国家自然科学基金;
关键词
analog-to-digital converter; pipelined folding; resistive averaging interpolation; offset cancellation;
D O I
10.1088/1674-4926/32/11/115008
中图分类号
O469 [凝聚态物理学];
学科分类号
070205 ;
摘要
This paper presents a 10-bit 100-MSample/s analog-to-digital (A/D) converter with pipelined folding architecture. The linearity is improved by using an offset cancellation technique and a resistive averaging interpolation network. Cascading alleviates the wide bandwidth requirement of the folding amplifier and distributed interstage track/hold amplifiers are used to realize the pipeline technique for obtaining high resolution. In SMIC 0.18 mu m CMOS, the A/D converter is measured as follows: the peak integral nonlinearity and differential nonlinearity are +/- 0.48 LSB and +/- 0.33 LSB, respectively. Input range is 1.0 VP-P with a 2.29 mm(2) active area. At 20 MHz input @ 100 MHz sample clock, 9.59 effective number of bits, 59.5 dB of the signal-to-noise-and-distortion ratio and 82.49 dB of the spurious-free dynamic range are achieved. The dissipation power is only 95 mW with a 1.8 V power supply.
引用
收藏
页数:7
相关论文
共 50 条
  • [41] A 14-bit 100-MS/s CMOS pipelined ADC featuring 83.5-dB SFDR
    Zhao Nan
    Wei Qi
    Yang Huazhong
    Wang Hui
    JOURNAL OF SEMICONDUCTORS, 2014, 35 (09)
  • [42] A 14-bit 100-MS/s CMOS pipelined ADC featuring 83.5-dB SFDR
    赵南
    魏琦
    杨华中
    汪蕙
    Journal of Semiconductors, 2014, 35 (09) : 147 - 154
  • [43] A 10-bit 100-MS/s 2b/cycle-Assisted SAR ADC in 180nm CMOS
    Chung, Yung-Hui
    Tseng, Hua-Wei
    2017 INTERNATIONAL CONFERENCE ON ELECTRON DEVICES AND SOLID-STATE CIRCUITS (EDSSC), 2017,
  • [44] 10-bit, 100-MS/s sample-and-hold amplifier adopting positive feedback technique
    Kim, GS
    Yoo, JT
    Ki, HJ
    Kim, SW
    VLSI CIRCUITS AND SYSTEMS II, PTS 1 AND 2, 2005, 5837 : 844 - 851
  • [45] A 150 MS/s 10-bit CMOS Pipelined Subranging ADC with Time Constant Reduction Technique
    Fan, Xian Ping
    Chan, Pak Kwong
    Chee, Piew Yoong
    IEICE TRANSACTIONS ON ELECTRONICS, 2009, E92C (05) : 719 - 727
  • [46] A 10-bit 150-MS/s, parallel pipeline A/D converter in 0.6-μm CMOS
    Talebzadeh, A
    Hasanzadeh, MR
    Yavari, M
    Shoaei, O
    2002 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL III, PROCEEDINGS, 2002, : 133 - 136
  • [47] A 1.8-V 67-mW 10-bit 100-MS/s pipelined ADC using time-shifted CDS technique
    Li, JP
    Moon, UK
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2004, 39 (09) : 1468 - 1476
  • [48] Design of a 11 bit 10Ms/s pipelined A/D converter
    Peng, BL
    Cheng, J
    Chen, GC
    2001 4TH INTERNATIONAL CONFERENCE ON ASIC PROCEEDINGS, 2001, : 310 - 313
  • [49] A systematic design approach for low-power 10-bit 100 MS/s pipelined ADC
    Meganathan, D.
    Sukumaran, Amrith
    Babu, M. M. Dinesh
    Moorthi, S.
    Deepalakshmi, R.
    MICROELECTRONICS JOURNAL, 2009, 40 (10) : 1417 - 1435
  • [50] A power-efficient 10-bit 40-MS/s sub-sampling pipelined CMOS analog-to-digital converter
    Shu, Guanghua
    Guo, Yao
    Ren, Junyan
    Fan, Mingjun
    Ye, Fan
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2011, 67 (01) : 95 - 102