Low-power adiabatic 9T static random access memory

被引:2
|
作者
Takahashi, Yasuhiro [1 ]
Nayan, Nazrul Anuar [2 ]
Sekine, Toshikazu [1 ]
Yokoyama, Michio [3 ]
机构
[1] Gifu Univ, Fac Engn, Dept Elect Elect & Comp Engn, Gifu, Japan
[2] Natl Univ Malaysia UKM, Fac Engn & Built Environm, Dept Elect Elect & Syst Engn, Selangor, Malaysia
[3] Yamagata Univ, Grad Sch Sci & Engn, Yonezawa, Yamagata, Japan
来源
关键词
D O I
10.1049/joe.2014.0009
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
In this paper, the authors propose a novel static random access memory (SRAM) that employs the adiabatic logic principle. To reduce energy dissipation, the proposed adiabatic SRAM is driven by two trapezoidal-wave pulses. The cell structure of the proposed SRAM has two high-value resistors based on a p-type metal-oxide semiconductor transistor, a cross-coupled n-type metal-oxide semiconductor (NMOS) pair and an NMOS switch to reduce the short-circuit current. The inclusion of a transmission-gate controlled by a write word line signal allows the proposed circuit to operate as an adiabatic SRAM during data writing. Simulation results show that the energy dissipation of the proposed SRAM is lower than that of a conventional adiabatic SRAM.
引用
收藏
页数:6
相关论文
共 50 条
  • [41] A Novel high-speed low power 9T full adder
    Kumar, Sreeja S.
    Rakesh, S.
    [J]. MATERIALS TODAY-PROCEEDINGS, 2020, 24 : 1882 - 1889
  • [42] Low-Power Ferroelectric Random Access Memory Embedded in 180nm Analog Friendly CMOS Technology
    Udayakumar, K. R.
    San, T.
    Rodriguez, J.
    Chevacharoenkul, S.
    Frystak, D.
    Rodriguez-Latorre, J.
    Zhou, C.
    Ball, M.
    Ndai, P.
    Madan, S.
    McAdams, H.
    Summerfelt, S.
    Moise, T.
    [J]. 2013 5TH IEEE INTERNATIONAL MEMORY WORKSHOP (IMW), 2013, : 128 - 131
  • [43] Power-Gated 9T SRAM Cell for Low-Energy Operation
    Oh, TaeWoo
    Jeong, Hanwool
    Kang, Kyoman
    Park, Juhyun
    Yang, Younghwi
    Jung, Seong-Ook
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2017, 25 (03) : 1183 - 1187
  • [44] A 32 nm single-ended single-port 7T static random access memory for low power utilization
    Rawat, Bhawna
    Mittal, Poornima
    [J]. SEMICONDUCTOR SCIENCE AND TECHNOLOGY, 2021, 36 (09)
  • [45] An Optimized Low-Power Optical Memory Access Network for Kilocore Systems
    Liu, Tao
    Gu, Huaxi
    Wang, Yue
    Zou, Wei
    [J]. IEICE TRANSACTIONS ON INFORMATION AND SYSTEMS, 2019, E102D (05) : 1085 - 1088
  • [47] Predictable Power Saving Memory Controller Circuit Design for Embedded Static Random Access Memory
    Fan, Yu-Cheng
    Lin, Chih-Kang
    Chou, Shih-Ying
    Liu, Hung-Kuan
    Wu, Shu-Hsien
    Wang, Chun-Hung
    [J]. IEEE TRANSACTIONS ON MAGNETICS, 2014, 50 (07)
  • [48] Ultra Low power Dissipation in 9T SRAM Design by Using FinFET Technology
    Sharma, Nidhi
    [J]. PROCEEDINGS OF 2016 INTERNATIONAL CONFERENCE ON ICT IN BUSINESS INDUSTRY & GOVERNMENT (ICTBIG), 2016,
  • [49] A Low Power 9T SRAM Cell Design for both Active and Passive Mode
    Upadhyay, P.
    Mandal, Anik
    Kar, R.
    Mandal, D.
    Ghoshal, S. P.
    [J]. 2018 15TH INTERNATIONAL CONFERENCE ON ELECTRICAL ENGINEERING/ELECTRONICS, COMPUTER, TELECOMMUNICATIONS AND INFORMATION TECHNOLOGY (ECTI-CON), 2018, : 672 - 675
  • [50] A low-power adiabatic driver system for AMLCDs
    Lal, R
    Athas, W
    Svensson, L
    [J]. 2000 SYMPOSIUM ON VLSI CIRCUITS, DIGEST OF TECHNICAL PAPERS, 2000, : 198 - 201