A Block Processing Unit in a Single-Chip MPEG-2 Video Encoder LSI

被引:0
|
作者
Yoichi Katayama
Toshiaki Kitsuki
Yasushi Ooi
机构
[1] NEC Corporation,System ASIC Division
[2] NEC Corporation,System Micro Division
[3] NEC Corporation,C&C Media Research Laboratories
关键词
Discrete Cosine Transform; Power Dissipation; Inverse Discrete Cosine Transform; Video Encoder; Macro Block;
D O I
暂无
中图分类号
学科分类号
摘要
This paper describes a block processing unit in a single-chip MPEG-2 MP@ML video encoder LSI. The block processing unit executes algorithms such as a discrete cosine transform (DCT), a quantization, an inverse quantization, and an inverse discrete cosine transform (IDCT). A double-block pipeline scheme has been introduced to execute DCT and IDCT operations on the shared circuits. Using a time-multiplexed DCT/IDCT architecture, we achieve processing performance of 2.0 clk/pel. This architecture has 21% fewer transistors and 30% less power dissipation than a conventional one. The number of transistors of the block processing unit is 240 kTr which measures 7.7% of the total of the chip. By controlling the clock signal supply, power dissipation can be reduced to 43% which is about 400 mW at 3.3 V using a 0.35 μm triple-layer metal CMOS cell-base technology at 54 MHz.
引用
收藏
页码:59 / 64
页数:5
相关论文
共 50 条
  • [1] A block processing unit in a single-chip MPEG-2 video encoder LSI
    Katayama, Y
    Kitsuki, T
    Ooi, Y
    [J]. SIPS 97 - 1997 IEEE WORKSHOP ON SIGNAL PROCESSING SYSTEMS: DESIGN AND IMPLEMENTATION, 1997, : 459 - 468
  • [2] A block processing unit in a single-chip MPEG-2 video encoder LSI
    Katayama, Y
    Kitsuki, T
    Ooi, Y
    [J]. JOURNAL OF VLSI SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 1999, 22 (01): : 59 - 64
  • [3] An MPEG-2 encoder architecture based on a single-chip dedicated LSI with a control MPU
    Ooi, Y
    Ohnishi, O
    Yokoyama, Y
    Katayama, Y
    Mizuno, M
    Yamashina, M
    Takano, H
    Hayashi, N
    Tamitani, I
    [J]. 1997 IEEE INTERNATIONAL CONFERENCE ON ACOUSTICS, SPEECH, AND SIGNAL PROCESSING, VOLS I - V: VOL I: PLENARY, EXPERT SUMMARIES, SPECIAL, AUDIO, UNDERWATER ACOUSTICS, VLSI; VOL II: SPEECH PROCESSING; VOL III: SPEECH PROCESSING, DIGITAL SIGNAL PROCESSING; VOL IV: MULTIDIMENSIONAL SIGNAL PROCESSING, NEURAL NETWORKS - VOL V: STATISTICAL SIGNAL AND ARRAY PROCESSING, APPLICATIONS, 1997, : 599 - 602
  • [4] I.McIC: A single-chip MPEG-2 video encoder for storage
    vanderWerf, A
    Bruls, F
    Kleihorst, RP
    Waterlander, E
    Verstraelen, MJW
    Friedrich, T
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1997, 32 (11) : 1817 - 1823
  • [5] A single-chip MPEG-2 MP@ML audio/video encoder/decoder with a programmable Video Interface Unit
    Chen, CT
    Chen, TC
    Jeng, FC
    Cheng, H
    Konstantinides, K
    [J]. 2001 IEEE INTERNATIONAL CONFERENCE ON ACOUSTICS, SPEECH, AND SIGNAL PROCESSING, VOLS I-VI, PROCEEDINGS: VOL I: SPEECH PROCESSING 1; VOL II: SPEECH PROCESSING 2 IND TECHNOL TRACK DESIGN & IMPLEMENTATION OF SIGNAL PROCESSING SYSTEMS NEURALNETWORKS FOR SIGNAL PROCESSING; VOL III: IMAGE & MULTIDIMENSIONAL SIGNAL PROCESSING MULTIMEDIA SIGNAL PROCESSING - VOL IV: SIGNAL PROCESSING FOR COMMUNICATIONS; VOL V: SIGNAL PROCESSING EDUCATION SENSOR ARRAY & MULTICHANNEL SIGNAL PROCESSING AUDIO & ELECTROACOUSTICS; VOL VI: SIGNAL PROCESSING THEORY & METHODS STUDENT FORUM, 2001, : 941 - 944
  • [6] A low-power single-chip MPEG-2 CODEC LSI
    Tsuboi, Y
    Arai, H
    Takahashi, M
    Oku, M
    [J]. PROCEEDINGS OF THE IEEE 1999 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 1999, : 73 - 76
  • [7] SuperENC: MPEG-2 video encoder chip
    Ikeda, M
    Kondo, T
    Nitta, K
    Suguri, K
    Yoshitome, T
    Minami, T
    Iwasaki, H
    Ochiai, K
    Naganuma, J
    Endo, M
    Tashiro, Y
    Watanabe, H
    Kobayashi, N
    Okubo, T
    Ogura, T
    Kasai, R
    [J]. IEEE MICRO, 1999, 19 (04) : 56 - 65
  • [8] High-speed software-based platform for embedded software of a single-chip MPEG-2 video encoder LSI with HDTV scalability
    Ochiai, K
    Iwasaki, H
    Naganuma, J
    Endo, M
    Ogura, T
    [J]. DESIGN, AUTOMATION AND TEST IN EUROPE CONFERENCE AND EXHIBITION 1999, PROCEEDINGS, 1999, : 303 - 308
  • [9] Two-chip MPEG-2 video encoder
    Kondo, T
    Suguri, K
    Ikeda, M
    Abe, T
    Matsuda, H
    Okubo, T
    Oguro, K
    Tashiro, Y
    Ono, N
    Minami, T
    Kusaba, R
    Ikenaga, T
    Shibata, N
    Kasai, R
    Otsu, K
    Nakagawa, F
    Sato, Y
    [J]. IEEE MICRO, 1996, 16 (02) : 51 - 58
  • [10] NEC develops world's first single-chip MPEG2 encoder LSI
    不详
    [J]. NEC RESEARCH & DEVELOPMENT, 1997, 38 (02): : 286 - 286