Design approach for fast-settling two-stage amplifiers employing current-buffer Miller compensation

被引:0
|
作者
A. Pugliese
F. A. Amoroso
G. Cappuccino
G. Cocorullo
机构
[1] University of Calabria,Department of Electronics, Computer Science and Systems
关键词
Operational amplifiers; Frequency compensation; Transient response; Pole-zero analysis; Switched-capacitor integrator; CMOS analog integrated circuit design;
D O I
暂无
中图分类号
学科分类号
摘要
A new settling-time-oriented design strategy for two-stage operational amplifiers with current-buffer Miller compensation is presented. The proposed approach defines a systematic procedure to optimize the amplifier time response, allowing the required speed performances to be achieved without both power wasting and blind efforts for time-consuming trial-and-error design processes. To demonstrate the effectiveness of the methodology, a design example in a commercial 0.35 μm CMOS technology is presented. As shown by circuit and statistical simulations, the proposed strategy proves to be very useful to develop fast-settling operational amplifiers for typical discrete-time applications, such as switched-capacitor filters and ΣΔ analog-to-digital converters.
引用
收藏
页码:151 / 159
页数:8
相关论文
共 45 条
  • [31] Indirect Miller Effect Based Compensation in Low Power Two-Stage Operational Amplifiers
    Mohammadpour, Mohsen
    Rostampour, Masoud
    2012 INTERNATIONAL CONFERENCE ON MULTIMEDIA COMPUTING AND SYSTEMS (ICMCS), 2012, : 1113 - 1116
  • [32] A compensation strategy for two-stage CMOS opamps based on current buffer
    Palmisano, G
    Palumbo, G
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-FUNDAMENTAL THEORY AND APPLICATIONS, 1997, 44 (03): : 257 - 262
  • [33] Two-Stage Miller-Compensated Amplifier with Embedded Negative Current Buffer
    Ho, Marco
    Leung, Ka Nang
    EDSSC: 2008 IEEE INTERNATIONAL CONFERENCE ON ELECTRON DEVICES AND SOLID-STATE CIRCUITS, 2008, : 25 - 28
  • [35] An accurate design approach for two-stage CMOS operational amplifiers
    Guo, Yushun
    2016 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS (APCCAS), 2016, : 563 - 566
  • [36] Accurate Settling-Time Modeling and Design Procedures for Two-Stage Miller-Compensated Amplifiers for Switched-Capacitor Circuits
    Ruiz-Amaya, Jesus
    Delgado-Restituto, Manuel
    Rodriguez-Vazquez, Angel
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2009, 56 (06) : 1077 - 1087
  • [37] Two-Stage High Gain Low Power OpAmp with Current Buffer Compensation
    Rajput, Sachin K.
    Hemant, B. K.
    2013 IEEE GLOBAL HIGH TECH CONGRESS ON ELECTRONICS (GHTCE), 2013,
  • [38] Settling-Optimization-Based Design Approach for Three-Stage Nested-Miller Amplifiers
    Pugliese, Andrea
    Amoroso, Francesco A.
    Cappuccino, Gregorio
    Cocorullo, Giuseppe
    INTEGRATED CIRCUIT AND SYSTEMS DESIGN: POWER AND TIMING MODELING, OPTIMIZATION AND SIMULATION, 2009, 5349 : 318 - 327
  • [39] Fast-Settling Two-Stage Automatic Gain Control for Multi-Service Fibre-Wireless Fronthaul Systems
    Li, Wen
    Chen, Aixin
    Wang, Xuefeng
    Li, Tongyun
    Penty, Richard V.
    Liu, Xiaobin
    IEEE ACCESS, 2020, 8 (08): : 145077 - 145086
  • [40] Design procedure for optimizing the power consumption of two-stage Miller compensated amplifiers in SC circuits
    Ruiz-Amaya, Jesus
    Fernandez-Bootello, J. F.
    Delgado-Restituto, Manuel
    2007 EUROPEAN CONFERENCE ON CIRCUIT THEORY AND DESIGN, VOLS 1-3, 2007, : 452 - +