A methodology aimed at better integration of functional verification and RTL design

被引:0
|
作者
Karina R. G. da Silva
Elmar U. K. Melcher
Isaac Maia
Henrique do N. Cunha
机构
[1] Federal University of Campina Grande,
来源
关键词
Functional verification; Functional coverage; Testbench; VeriSC2; SystemC; SCV;
D O I
暂无
中图分类号
学科分类号
摘要
The advent of new 65 nm/90 nm VLSI technology and SoC design methodologies has brought an explosive growth in the complexity of modern electronic circuits. As a result, functional verification has become the major bottleneck in any digital design flow. Thus, new methods for easier, faster and more reusable verification are required. This paper proposes a verification methodology (VeriSC2) that guides the implementation of working testbenches during hierarchical decomposition and refinement of the design, even before the RTL implementation starts. This approach uses the SystemC Verification Library (SCV), in a tool capable of automatically generating testbench templates. A case study from a MPEG-4 decoder design is used to show the effectiveness of this approach.
引用
收藏
页码:285 / 298
页数:13
相关论文
共 50 条
  • [1] A methodology aimed at better integration of functional verification and RTL design
    da Silva, Karina R. G.
    Melcher, Elmar U. K.
    Maia, Isaac
    Cunha, Henrique do N.
    DESIGN AUTOMATION FOR EMBEDDED SYSTEMS, 2005, 10 (04) : 285 - 298
  • [2] Reusable and Flexible Verification Methodology from Architecture to RTL Design
    Lee, Wen-Ping
    Wang, Cheng-Yeh
    2015 International symposium on VLSI Design, Automation and Test (VLSI-DAT), 2015,
  • [3] NICFlex: A functional verification accelerator for an RTL NIC design
    Jiang, Xianyang
    Li, Xiaomin
    Tian, Yue
    Wang, Kai
    ICFPT 2007: INTERNATIONAL CONFERENCE ON FIELD-PROGRAMMABLE TECHNOLOGY, PROCEEDINGS, 2007, : 281 - +
  • [4] A C-based RTL design verification methodology for complex microprocessor
    Yim, JS
    Hwang, YH
    Park, CJ
    Choi, H
    Yang, WS
    Oh, HS
    Park, IC
    Kyung, CM
    DESIGN AUTOMATION CONFERENCE - PROCEEDINGS 1997, 1997, : 83 - 88
  • [5] An Automatic SoC Design Methodology for Integration and Verification
    Ma, De
    Huang, Kai
    Xiu, SiWen
    Yan, Xiaolang
    Feng, Jiong
    Zeng, JianLin
    Ge, Haitong
    MANUFACTURING SCIENCE AND TECHNOLOGY, PTS 1-8, 2012, 383-390 : 2222 - 2230
  • [6] Reusable Platform Design Methodology For SoC Integration And Verification
    Cho, Kwanghyun
    Kim, Jaebeom
    Jung, Euibong
    Kim, Sik
    Li, Zhenmin
    Cho, Young-Rae
    Min, Byeong
    Choi, Kyu-Myung
    ISOCC: 2008 INTERNATIONAL SOC DESIGN CONFERENCE, VOLS 1-3, 2008, : 78 - 81
  • [7] Functional verification of low power designs at RTL
    Crone, Allan
    Chidolue, Gabriel
    INTEGRATED CIRCUIT AND SYSTEM DESIGN: POWER AND TIMING MODELING, OPTIMIZATION AND SIMULATION, 2007, 4644 : 288 - +
  • [8] A methodology to take credit for high-level verification during RTL verification
    Frederic Doucet
    Robert Kurshan
    Formal Methods in System Design, 2017, 51 : 395 - 418
  • [9] A methodology to take credit for high-level verification during RTL verification
    Doucet, Frederic
    Kurshan, Robert
    FORMAL METHODS IN SYSTEM DESIGN, 2017, 51 (02) : 395 - 418
  • [10] New specific design methodology for functional integration
    Cent Natl de la Recherche, Scientifique, Toulouse, France
    Proc Int Semicond Conf CAS, (47-50):