Behavioral Fault Modeling and Simulation Using VHDL-AMS to Speed-Up Analog Fault Simulation

被引:0
|
作者
Y. Kiliç
M. Zwoliński
机构
[1] Allegro MicroSystems Europe Ltd.,Department of Electronic and Computer Science
[2] University of Southampton,undefined
关键词
behavioral fault modeling; macro modeling; analog fault simulation; VHDL-AMS;
D O I
暂无
中图分类号
学科分类号
摘要
One of the main requirements for generating test patterns for analog and mixed-signal circuits is fast fault simulation. Analog fault simulation is much slower than the digital equivalent. This is due to the fact that digital circuit simulators use less complex algorithms compared with transistor-level simulators. Two of the techniques to speed up analog fault simulation are: fault dropping/collapsing, in which faults that have similar circuit responses compared with the fault-free circuit response and/or with another faulty circuit response are considered equivalent; and behavioral/macro modeling, whereby parts of the circuit are modeled at a more abstract level, therefore reducing the complexity and the simulation time. This paper discusses behavioral fault modeling to speed-up fault simulation for analog circuits.
引用
收藏
页码:177 / 190
页数:13
相关论文
共 50 条
  • [31] VHDL-AMS subset for HB simulation
    Serdyuk, GV
    Shelkovnikov, BN
    [J]. 14TH INTERNATIONAL CRIMEAN CONFERENCE: MICROWAVE & TELECOMMUNICATION TECHNOLOGY, CONFERENCE PROCEEDINGS, 2004, : 149 - 150
  • [32] Full transceiver circuit simulation using VHDL-AMS
    Ravatin, Jean
    Oudinot, Jean
    Scotti, Serge
    Le-Clercq, Audrey
    Lebrun, Jacky
    [J]. Microwave Engineering Europe, 2002, (MAY): : 29 - 33
  • [33] VHDL-AMS Electromagnetic Automatic Modeling for System Simulation and Design
    Rezgui, Abir
    Gerbaud, Laurent
    Delinchant, Benoit
    [J]. IEEE TRANSACTIONS ON MAGNETICS, 2014, 50 (02) : 1013 - 1016
  • [34] Behavioral Modeling of CMOS Digital Potentiometers Using VHDL-AMS
    Pandiev, Ivailo M.
    [J]. 2016 IEEE INTERNATIONAL POWER ELECTRONICS AND MOTION CONTROL CONFERENCE (PEMC), 2016, : 940 - 945
  • [35] Modeling and simulation of metal-semiconductor-metal photodetector using VHDL-AMS
    Wu, S
    Kang, SM
    [J]. BMAS 2004: IEEE INTERNATIONAL BEHAVIORAL MODELING AND SIMULATION CONFERENCE - PROCEEDINGS, 2004, : 59 - 63
  • [36] Optoelectronic PLL simulation and optimisation with VHDL-AMS
    Peychet, S
    Desgreys, P
    Ware, C
    [J]. 2004 IEEE International Conference on Industrial Technology (ICIT), Vols. 1- 3, 2004, : 50 - 55
  • [37] Behavioral level noise modeling and jitter simulation of phase-locked loops with faults using VHDL-AMS
    Godambe, NJ
    Shi, CJR
    [J]. JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 1998, 13 (01): : 7 - 17
  • [38] Behavioral level noise modeling and jitter simulation of phase-locked loops with faults using VHDL-AMS
    Godambe, NJ
    Shi, CJR
    [J]. 15TH IEEE VLSI TEST SYMPOSIUM, PROCEEDINGS, 1997, : 177 - 182
  • [39] A new synchronization algorithm for VHDL-AMS simulation
    Xiao, LY
    Ye, YZ
    Li, B
    [J]. JOURNAL OF COMPUTER SCIENCE AND TECHNOLOGY, 2002, 17 (01) : 28 - 37
  • [40] Behavioral Level Noise Modeling and Jitter Simulation of Phase-Locked Loops with Faults Using VHDL-AMS
    Nihal J. Godambe
    C.-J. Richard Shi
    [J]. Journal of Electronic Testing, 1998, 13 : 7 - 17