Development of a Run-Time Reconfiguration System with Low Reconfiguration Overhead

被引:0
|
作者
J.P. Heron
R. Woods
S. Sezer
R.H. Turner
机构
[1] The Queen's University of Belfast,School of Electrical and Electronic Engineering
关键词
dynamic reconfiguration; reconfiguration framework; FPGA implementation; high speed arithmetic; FIR filtering;
D O I
暂无
中图分类号
学科分类号
摘要
The concept of using a microcontroller coupled to re-programmable FPGAs is being used at the heart of Run-Time Reconfigurable (RTR) systems. This paper presents the development of an RTR system for DSP and telecommunication applications. It differs from other systems, in that it treats reconfiguration time as a key design parameter by employing “design for reconfiguration” where partial reconfiguration is identified in the design of the circuit architecture. Reductions of up to 75% in the implementation time of multiplication, division and square root circuits have been achieved using the Xilinx XC6200 FPGA family. A special hardware/software interface called the Virtual Hardware Handler, has also been developed to support the design approach. It vastly simplifies the reconfiguration operation, reducing it to a simple process of passing pointers and data. The approach has been implemented on a windows-based RTR system.
引用
收藏
页码:97 / 113
页数:16
相关论文
共 50 条
  • [1] Development of a Run-Time Reconfiguration System with low reconfiguration overhead
    Heron, JP
    Woods, R
    Sezer, S
    Turner, RH
    [J]. JOURNAL OF VLSI SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2001, 28 (1-2): : 97 - 113
  • [2] A dynamic reconfiguration run-time system
    Burns, J
    Donlin, A
    Hogg, J
    Singh, S
    deWit, M
    [J]. 5TH ANNUAL IEEE SYMPOSIUM ON FIELD-PROGRAMMABLE CUSTOM COMPUTING MACHINES, 1997, : 66 - 75
  • [3] Run-time minimization of reconfiguration overhead in dynamically reconfigurable systems
    Resano, J
    Mozos, D
    Verkest, D
    Vernalde, S
    Catthoor, F
    [J]. FIELD-PROGRAMMABLE LOGIC AND APPLICATIONS, PROCEEDINGS, 2003, 2778 : 585 - 594
  • [4] A parallel configuration model for reducing the run-time reconfiguration overhead
    Qu, Yang
    Soininen, Juha-Pekka
    Nurmi, Jari
    [J]. 2006 DESIGN AUTOMATION AND TEST IN EUROPE, VOLS 1-3, PROCEEDINGS, 2006, : 963 - +
  • [5] Run-time reconfiguration at Xilinx
    Guccione, SA
    [J]. PARALLEL AND DISTRIBUTED PROCESSING, PROCEEDINGS, 2000, 1800 : 873 - 873
  • [6] Temporal placement for run-time reconfiguration
    Nahas, Carlos
    Guevara, Ricardo Villalobos
    Groza, Voicu
    [J]. 2006 CANADIAN CONFERENCE ON ELECTRICAL AND COMPUTER ENGINEERING, VOLS 1-5, 2006, : 2107 - +
  • [7] Viable run-time reconfiguration of hardware
    Hughes, K
    Gunther, B
    [J]. PROCEEDINGS OF THE 3RD AUSTRALASIAN COMPUTER ARCHITECTURE CONFERENCE, ACAC'98, 1998, 20 (04): : 67 - 74
  • [8] Design advantages of run-time reconfiguration
    Guccione, SA
    Levi, D
    [J]. RECONFIGURABLE TECHNOLOGY: FPGAS FOR COMPUTING AND APPLICATIONS, 1999, 3844 : 87 - 92
  • [9] Fast run-time reconfiguration for SEU injection
    de Andrés, D
    Albaladejo, J
    Lemus, L
    Gil, P
    [J]. DEPENDABLE COMPUTING - EDCC-5, PROCEEDINGS, 2005, 3463 : 230 - 245
  • [10] A hybrid design-time/run-time scheduling flow to minimise the reconfiguration overhead of FPGAs
    Resano, J
    Verkest, D
    Mozos, D
    Vernalde, S
    Catthoor, F
    [J]. MICROPROCESSORS AND MICROSYSTEMS, 2004, 28 (5-6) : 291 - 301