Novel Asynchronous Pipeline Architectures for High-Throughput Applications

被引:0
|
作者
K Sravani
Rathnamala Rao
机构
[1] National Institute of Technology,Department of E&C
关键词
Asynchronous circuits; Pipeline; Domino logic; Throughput; Hybrid data path; High capacity;
D O I
暂无
中图分类号
学科分类号
摘要
This paper introduces two novel high-throughput asynchronous pipeline methods, suitable for gate-level pipelined systems. The proposed methods, named as early acknowledged hybrid (EA-Hybrid) and high-capacity hybrid pipeline with post-detection (PD-Hybrid), use hybrid data paths that can combine the robustness of dual-rail encoding and simplicity of single-rail encoding schemes. The domino logic style has been adopted for constructing the logic gates in each pipeline stage, as it can provide the latch-less feature. The control path of EA-Hybrid is built based on high-speed early acknowledgment protocol, whereas in PD-Hybrid, it is built based on simple and robust 4-phase protocol. Further, both the proposed pipeline styles allow their logic gates into a special state called the isolate phase in addition to precharge and evaluation phases. The isolate phase leads to improvement in pipeline throughput as well as storage capacity. An 8x8 array multiplier has been designed using the proposed pipeline styles and simulated in three different technologies using UMC libraries. In 180 nm technology, the proposed EA-Hybrid method has achieved 40.25% higher throughput and the pipeline style PD-Hybrid has achieved 18.05% higher throughput than the APCDP.
引用
收藏
页码:6625 / 6638
页数:13
相关论文
共 50 条
  • [31] PIPA: A High-Throughput Pipeline for Protein Function Annotation
    Yu, Chenggang
    Desai, Valmik
    Zavaljevski, Nela
    Reifman, Jaques
    [J]. PROCEEDINGS OF THE HPCMP USERS GROUP CONFERENCE 2008, 2008, : 241 - 246
  • [32] Pipeline for High-Throughput Modeling of Marijuana and Hemp Extracts
    Chen, Zewei
    Harrington, Peter de Boves
    [J]. ANALYTICAL CHEMISTRY, 2019, 91 (22) : 14489 - 14497
  • [33] HPAZ: a High-throughput Pipeline Architecture of ZUC in Hardware
    Liu, Zongbin
    Zhang, Qinglong
    Ma, Cunqing
    Li, Changting
    Jing, Jiwu
    [J]. PROCEEDINGS OF THE 2016 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION (DATE), 2016, : 269 - 272
  • [34] SnapShot: High-Throughput Sequencing Applications
    Han, Hong
    Nutiu, Razvan
    Moffat, Jason
    Blencowe, Benjamin J.
    [J]. CELL, 2011, 146 (06) : 1044 - 1046
  • [35] ARCHITECTURAL STRATEGIES FOR HIGH-THROUGHPUT APPLICATIONS
    VANMEERBERGEN, J
    LIPPENS, P
    MCSWEENEY, B
    VERHAEGH, W
    VANDERWERF, A
    VANZANTEN, A
    [J]. JOURNAL OF VLSI SIGNAL PROCESSING, 1993, 5 (2-3): : 201 - 220
  • [36] Efficient High-Throughput Architectures for High-Speed Parallel Scramblers
    Chen, JianWei
    Lin, Hongchin
    Tang, Yun-Ching
    [J]. 2010 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, 2010, : 441 - 444
  • [37] A NOVEL STRATEGY FOR HIGH-THROUGHPUT SCREENING
    Gombosuren, N.
    Bacsa, B.
    Furka, A.
    Dibo, G.
    [J]. JOURNAL OF PEPTIDE SCIENCE, 2004, 10 : 155 - 155
  • [38] Toward High-Throughput Algorithms on Many-Core Architectures
    Orozco, Daniel
    Garcia, Elkin
    Khan, Rishi
    Livingston, Kelly
    Gao, Guang R.
    [J]. ACM TRANSACTIONS ON ARCHITECTURE AND CODE OPTIMIZATION, 2012, 8 (04)
  • [39] Novel trends in high-throughput screening
    Mayr, Lorenz M.
    Bojanic, Dejan
    [J]. CURRENT OPINION IN PHARMACOLOGY, 2009, 9 (05) : 580 - 588
  • [40] Area-efficient high-throughput MAP decoder architectures
    Lee, SJ
    Shanbhag, NR
    Singer, AC
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2005, 13 (08) : 921 - 933