HPAZ: a High-throughput Pipeline Architecture of ZUC in Hardware

被引:0
|
作者
Liu, Zongbin [1 ,2 ]
Zhang, Qinglong [1 ,2 ,3 ]
Ma, Cunqing [1 ,2 ]
Li, Changting [1 ,2 ,3 ]
Jing, Jiwu [1 ,2 ]
机构
[1] Data Assurance & Commun Secur Res Ctr, Beijing, Peoples R China
[2] Chinese Acad Sci, Inst Informat Engn, State Key Lab Informat Secur, Beijing, Peoples R China
[3] Univ Chinese Acad Sci, Beijing, Peoples R China
关键词
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper, we propose a high-throughput pipeline architecture of the stream cipher ZUC which has been included in the security portfolio of 3GPP LTE-Advanced. In the literature, the schema with the highest throughput only implements the working stage of ZUC. The schemas which implement ZUC completely can only achieve a much lower throughput, since a self-feedback loop in the critical path significantly reduces the operating frequency. In this paper we design a mixed two-stage pipeline architecture which not only completely implements ZUC but also significantly raises the throughput. We have implemented our architecture in FPGAs and ASICs. In FPGAs platform, the new architecture increases the throughput by 45%, compared with the latest work, and particularly the new architecture also saves nearly 12% of hardware resources. In the 65nm ASIC technology, the throughput of the new design can up to 80Gbps, which is 2.7 times faster than the fastest one in the literature, in particular, it also saves at least 40% of hardware resources. In addition to the academic design, compared with the fastest commercial design, the new architecture doubles the throughput of that. To the best of our knowledge, this evaluation result is so far the best outcome.
引用
收藏
页码:269 / 272
页数:4
相关论文
共 50 条
  • [1] A FLEXIBLE HIGH-THROUGHPUT HARDWARE ARCHITECTURE FOR A GAUSSIAN NOISE GENERATOR
    Paraskevakos, I.
    Paliouras, V.
    2011 IEEE INTERNATIONAL CONFERENCE ON ACOUSTICS, SPEECH, AND SIGNAL PROCESSING, 2011, : 1673 - 1676
  • [2] A Scalable High-Throughput Pipeline Architecture for DNA Sequence Alignment
    Ghosh, Surajeet
    Mandal, Sriparna
    Ray, Sanchita Saha
    TENCON 2015 - 2015 IEEE REGION 10 CONFERENCE, 2015,
  • [3] High-Throughput and Hardware-Efficient Architecture of MQ Arithmetic Coder
    Wang, Rui
    Li, Bo
    Jiang, Hongxu
    Cao, Haiheng
    2008 11TH IEEE SINGAPORE INTERNATIONAL CONFERENCE ON COMMUNICATION SYSTEMS (ICCS), VOLS 1-3, 2008, : 783 - 787
  • [4] FalconSign: An Efficient and High-Throughput Hardware Architecture for Falcon Signature Generation
    Ouyang, Yi
    Zhu, Yihong
    Zhu, Wenping
    Yang, Bohan
    Zhang, Zirui
    Wang, Hanning
    Tao, Qichao
    Zhu, Min
    Wei, Shaojun
    Liu, Leibo
    IACR Transactions on Cryptographic Hardware and Embedded Systems, 2025, 2025 (01): : 203 - 226
  • [5] The Design of a High-Throughput Hardware Architecture for the AES-GCM Algorithm
    Lin, Ming-Bo
    Chuang, Jen-Hua
    IEEE TRANSACTIONS ON CONSUMER ELECTRONICS, 2024, 70 (01) : 425 - 432
  • [6] A High-Throughput and Memory-Efficient Deblocking Filter Hardware Architecture for VVC
    Hou, Bingjing
    Huang, Leilei
    Jing, Minge
    Fan, Yibo
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS FOR VIDEO TECHNOLOGY, 2024, 34 (12) : 13569 - 13583
  • [7] A high-throughput pipeline for validation of antibodies
    Sikorski, Krzysztof
    Mehta, Adi
    Inngjerdingen, Marit
    Thakor, Flourina
    Kling, Simon
    Kalina, Tomas
    Nyman, Tuula A.
    Stensland, Maria Ekman
    Zhou, Wei
    de Souza, Gustavo A.
    Holden, Lars
    Stuchly, Jan
    Templin, Markus
    Lund-Johansen, Fridtjof
    NATURE METHODS, 2018, 15 (11) : 909 - +
  • [8] iTree: a high-throughput phylogenomic pipeline
    Moustafa, Ahmed
    Bhattacharya, Debashish
    Allen, Andrew E.
    2010 5TH CAIRO INTERNATIONAL BIOMEDICAL ENGINEERING CONFERENCE (CIBEC 2010), 2010, : 103 - 107
  • [9] A high-throughput pipeline for validation of antibodies
    Krzysztof Sikorski
    Adi Mehta
    Marit Inngjerdingen
    Flourina Thakor
    Simon Kling
    Tomas Kalina
    Tuula A. Nyman
    Maria Ekman Stensland
    Wei Zhou
    Gustavo A. de Souza
    Lars Holden
    Jan Stuchly
    Markus Templin
    Fridtjof Lund-Johansen
    Nature Methods, 2018, 15 : 909 - 912
  • [10] A High-Throughput ECC Architecture
    Amini, Esmaeil
    Jeddi, Zahra
    Bayoumi, Magdy
    2012 19TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS (ICECS), 2012, : 901 - 904