HPAZ: a High-throughput Pipeline Architecture of ZUC in Hardware

被引:0
|
作者
Liu, Zongbin [1 ,2 ]
Zhang, Qinglong [1 ,2 ,3 ]
Ma, Cunqing [1 ,2 ]
Li, Changting [1 ,2 ,3 ]
Jing, Jiwu [1 ,2 ]
机构
[1] Data Assurance & Commun Secur Res Ctr, Beijing, Peoples R China
[2] Chinese Acad Sci, Inst Informat Engn, State Key Lab Informat Secur, Beijing, Peoples R China
[3] Univ Chinese Acad Sci, Beijing, Peoples R China
关键词
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper, we propose a high-throughput pipeline architecture of the stream cipher ZUC which has been included in the security portfolio of 3GPP LTE-Advanced. In the literature, the schema with the highest throughput only implements the working stage of ZUC. The schemas which implement ZUC completely can only achieve a much lower throughput, since a self-feedback loop in the critical path significantly reduces the operating frequency. In this paper we design a mixed two-stage pipeline architecture which not only completely implements ZUC but also significantly raises the throughput. We have implemented our architecture in FPGAs and ASICs. In FPGAs platform, the new architecture increases the throughput by 45%, compared with the latest work, and particularly the new architecture also saves nearly 12% of hardware resources. In the 65nm ASIC technology, the throughput of the new design can up to 80Gbps, which is 2.7 times faster than the fastest one in the literature, in particular, it also saves at least 40% of hardware resources. In addition to the academic design, compared with the fastest commercial design, the new architecture doubles the throughput of that. To the best of our knowledge, this evaluation result is so far the best outcome.
引用
收藏
页码:269 / 272
页数:4
相关论文
共 50 条
  • [21] High-throughput energy-efficient pipeline architecture for successive cancellation polar decoder
    Hematkhah, Hooman
    Kavian, Yousef Seifi
    Namjoo, Ehsan
    Microprocessors and Microsystems, 2022, 92
  • [22] High-Throughput Hardware Implementation for Haraka in SPHINCS
    Dai, Yueqin
    Song, Yifeng
    Tian, Jing
    Wang, Zhongfeng
    2023 24TH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN, ISQED, 2023, : 266 - 271
  • [23] A Scalable Pipeline for High-Throughput Flow Cytometry
    Wilson, Aaron C.
    Moutsatsos, Ioannis K.
    Yu, Gary
    Pineda, Javier J.
    Feng, Yan
    Auld, Douglas S.
    SLAS DISCOVERY, 2018, 23 (07) : 708 - 718
  • [24] The JCSG high-throughput structural biology pipeline
    Elsliger, Marc-Andre
    Deacon, Ashley M.
    Godzik, Adam
    Lesley, Scott A.
    Wooley, John
    Wuethrich, Kurt
    Wilson, Ian A.
    ACTA CRYSTALLOGRAPHICA SECTION F-STRUCTURAL BIOLOGY COMMUNICATIONS, 2010, 66 : 1137 - 1142
  • [25] Simple high-throughput annotation pipeline (SHAP)
    DeMaere, Matthew Z.
    Lauro, Federico M.
    Thomas, Torsten
    Yau, Sheree
    Cavicchioli, Ricardo
    BIOINFORMATICS, 2011, 27 (17) : 2431 - 2432
  • [26] HTAPP: High-throughput autonomous proteomic pipeline
    Yu, Kebing
    Salomon, Arthur R.
    PROTEOMICS, 2010, 10 (11) : 2113 - 2122
  • [27] High-Throughput LDPC Decoding Architecture
    Yang, Zhixing
    Jiang, Nan
    Peng, Kewu
    Wang, Jintao
    2008 INTERNATIONAL CONFERENCE ON COMMUNICATIONS, CIRCUITS AND SYSTEMS PROCEEDINGS, VOLS 1 AND 2: VOL 1: COMMUNICATION THEORY AND SYSTEM, 2008, : 1378 - 1382
  • [28] High-Throughput VLSI Architecture for GRAND
    Abbas, Syed Mohsin
    Tonnellier, Thibaud
    Ercan, Furkan
    Gross, Warren J.
    2020 IEEE WORKSHOP ON SIGNAL PROCESSING SYSTEMS (SIPS), 2020, : 213 - 218
  • [29] Bilevel architecture for high-throughput computing
    Nevski, P
    Wenaus, T
    Vaniachine, A
    PROCEEDINGS OF CHEP 2001, 2001, : 696 - 698
  • [30] A High-Throughput Hardware Architecture for AV1 Non-Directional Intra Modes
    Correa, Marcel Moscarelli
    Waskow, Bianca Hermann
    Goebel, Jones William
    Palomino, Daniel Munari
    Correa, Guilherme Ribeiro
    Agostini, Luciano Volcan
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2020, 67 (05) : 1481 - 1494