HPAZ: a High-throughput Pipeline Architecture of ZUC in Hardware

被引:0
|
作者
Liu, Zongbin [1 ,2 ]
Zhang, Qinglong [1 ,2 ,3 ]
Ma, Cunqing [1 ,2 ]
Li, Changting [1 ,2 ,3 ]
Jing, Jiwu [1 ,2 ]
机构
[1] Data Assurance & Commun Secur Res Ctr, Beijing, Peoples R China
[2] Chinese Acad Sci, Inst Informat Engn, State Key Lab Informat Secur, Beijing, Peoples R China
[3] Univ Chinese Acad Sci, Beijing, Peoples R China
关键词
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper, we propose a high-throughput pipeline architecture of the stream cipher ZUC which has been included in the security portfolio of 3GPP LTE-Advanced. In the literature, the schema with the highest throughput only implements the working stage of ZUC. The schemas which implement ZUC completely can only achieve a much lower throughput, since a self-feedback loop in the critical path significantly reduces the operating frequency. In this paper we design a mixed two-stage pipeline architecture which not only completely implements ZUC but also significantly raises the throughput. We have implemented our architecture in FPGAs and ASICs. In FPGAs platform, the new architecture increases the throughput by 45%, compared with the latest work, and particularly the new architecture also saves nearly 12% of hardware resources. In the 65nm ASIC technology, the throughput of the new design can up to 80Gbps, which is 2.7 times faster than the fastest one in the literature, in particular, it also saves at least 40% of hardware resources. In addition to the academic design, compared with the fastest commercial design, the new architecture doubles the throughput of that. To the best of our knowledge, this evaluation result is so far the best outcome.
引用
收藏
页码:269 / 272
页数:4
相关论文
共 50 条
  • [41] Pipeline for illumination correction of images for high-throughput microscopy
    Singh, S.
    Bray, M. -A.
    Jones, T. R.
    Carpenter, A. E.
    JOURNAL OF MICROSCOPY, 2014, 256 (03) : 231 - 236
  • [42] SeqyClean: A Pipeline for High-throughput Sequence Data Preprocessing
    Zhbannikov, Ilya Y.
    Hunter, Samuel S.
    Foster, James A.
    Settles, Matthew L.
    ACM-BCB' 2017: PROCEEDINGS OF THE 8TH ACM INTERNATIONAL CONFERENCE ON BIOINFORMATICS, COMPUTATIONAL BIOLOGY,AND HEALTH INFORMATICS, 2017, : 407 - 416
  • [43] PIPA: A High-Throughput Pipeline for Protein Function Annotation
    Yu, Chenggang
    Desai, Valmik
    Zavaljevski, Nela
    Reifman, Jaques
    PROCEEDINGS OF THE HPCMP USERS GROUP CONFERENCE 2008, 2008, : 241 - 246
  • [44] CHiTA: A scarless high-throughput pipeline for characterization of ribozymes
    Mckinley, Lauren N.
    Bevilacqua, Philip C.
    METHODS, 2025, 234 : 120 - 130
  • [45] Pipeline for High-Throughput Modeling of Marijuana and Hemp Extracts
    Chen, Zewei
    Harrington, Peter de Boves
    ANALYTICAL CHEMISTRY, 2019, 91 (22) : 14489 - 14497
  • [46] Novel Asynchronous Pipeline Architectures for High-Throughput Applications
    K Sravani
    Rathnamala Rao
    Arabian Journal for Science and Engineering, 2020, 45 : 6625 - 6638
  • [47] High-Throughput Layered LDPC Decoding Architecture
    Cui, Zhiqiang
    Wang, Zhongfeng
    Liu, Youjian
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2009, 17 (04) : 582 - 587
  • [48] High-throughput CABAC codec architecture for HEVC
    Choi, Yongseok
    Choi, Jongbum
    ELECTRONICS LETTERS, 2013, 49 (18) : 1145 - 1146
  • [49] High-throughput VLSI architecture for FFT computation
    Cheng, Chao
    Parhi, Keshab K.
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2007, 54 (10) : 863 - 867
  • [50] Low-Power and High-Throughput Approximate 4x4 DCT Hardware Architecture
    Leme, Mateus
    Braatz, Luciano
    Palomino, Daniel
    Agostini, Luciano
    Porto, Marcelo
    2019 IEEE 10TH LATIN AMERICAN SYMPOSIUM ON CIRCUITS & SYSTEMS (LASCAS), 2019, : 245 - 248