Performance Evaluation of Stacked Gate Oxide/High K Spacers Based Gate All Around Device Architectures at 10 nm Technology Node

被引:0
|
作者
Mandeep Singh Narula
Archana Pandey
机构
[1] Jaypee Institute of Information Technology,Department of Electronics & Communication Engineering
来源
Silicon | 2022年 / 14卷
关键词
High k dielectric; GAA-FET; Gate-oxide stack; Spacers; Total gate capacitance C; Cut-off frequency ;
D O I
暂无
中图分类号
学科分类号
摘要
In this paper, we have done performance evaluation of different Gate All Around (GAA) FET device structures using gate-oxide stacking and spacers of different materials including dual and corner spacers. Different spacer materials used are high K dielectric materials like HfO2, Si3N4 and low k dielectric material SiO2. Technology node is 10 nm for all the structures. GAA-FET with high k dielectric HfO2 as spacer improved leakage current and has higher ION/IOFF ratio but it seriously degraded device RF performance having higher parasitic capacitances, lower cutoff frequency fT and lower maximum oscillation frequency fMAX. GAA-FET with high k dielectric spacers is not a good choice for RF applications especially for tuned RF amplifiers and oscillators. However, GAA-FET with gate-oxide stacking and dual/corner spacers are the best choice having higher drive current, reasonable leakage current, good transconductance and excellent RF performance at the same time. Drive current of dual spacer is 33.7% more than that of SiO2 spacer. Whereas, drive current of corner spacer is around 14.5% more than that of SiO2 spacer. Total gate capacitance Cgg for dual and corner spacer is higher by only 1.9% and 1.6% respectively than that of GAA-FET with low K spacer SiO2. Cut off frequency fT of GAA-FET with dual and corner spacer is less than that of GAA-FET with SiO2 spacer by only 0.9% and 0.6% respectively whereas fMAX of GAA-FET with dual and corner spacer is less than that of GAA-FET with SiO2 spacer by 4.2% and 4.1% respectively.
引用
收藏
页码:2397 / 2407
页数:10
相关论文
共 50 条
  • [21] Geometrical Variability Impact on the Performance of Sub - 3 nm Gate-All-Around Stacked Nanosheet FET
    Nisha Yadav
    Sunil Jadav
    Gaurav Saini
    Silicon, 2022, 14 : 10681 - 10693
  • [22] Investigation of Device Performance for Fin Angle Optimization in FinFET and Gate-All-Around FETs for 3 nm-Node and Beyond
    Kim, Soyoun
    Lee, Kitae
    Kim, Sihyun
    Kim, Munhyeon
    Lee, Jong-Ho
    Kim, Sangwan
    Park, Byung-Gook
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2022, 69 (04) : 2088 - 2093
  • [23] Optimization of 3D Stacked Nanosheets in 5nm Gate-all-around Transistor Technology
    Gundu, Anil Kumar
    Kursun, Volkan
    34TH IEEE INTERNATIONAL SYSTEM ON CHIP CONFERENCE (SOCC), 2021, : 25 - 28
  • [24] Design Insights into Thermal Performance of Vertically Stacked JL-NSFET with High-k Gate Dielectric for Sub 5-nm Technology Node
    Valasa, Sresta
    Tayal, Shubham
    Thoutam, Laxman Raju
    ECS JOURNAL OF SOLID STATE SCIENCE AND TECHNOLOGY, 2022, 11 (04)
  • [25] Comparing bulk-Si FinFET and gate-all-around FETs for the 5 nm technology node
    Vashishtha, Vinay
    Clark, Lawrence T.
    MICROELECTRONICS JOURNAL, 2021, 107
  • [26] Effect of Gate-lap and Oxide Material at 10-nm FinFET Device Performance
    Dargar, Shashi K.
    Srivastava, Viranjay M.
    2018 INTERNATIONAL CONFERENCE ON ADVANCED COMPUTATION AND TELECOMMUNICATION (ICACAT), 2018,
  • [27] Effects of High-k Dielectric Materials on Electrical Performance of Double Gate and Gate-All-Around MOSFET
    Kosmani, Nor Fareza
    Hamid, Fatimah A.
    Razali, M. Anas
    INTERNATIONAL JOURNAL OF INTEGRATED ENGINEERING, 2020, 12 (02): : 81 - 88
  • [28] High-k Metal Gate Fundamental Learning and Multi-VT Options for Stacked Nanosheet Gate-All-Around Transistor
    Zhang, Jingyun
    Ando, Takashi
    Yeung, Chun Wing
    Wang, Miaomiao
    Kwon, Ohseong
    Galatage, Rohit
    Chao, Robin
    Loubet, Nicolas
    Moon, Bum Ki
    Bao, Ruqiang
    Vega, Reinaldo A.
    Li, Juntao
    Zhang, Chen
    Liu, Zuoguang
    Kang, Myunggil
    Miao, Xin
    Wang, Junli
    Kanakasabapathy, Sivananda
    Basker, Veeraraghavan S.
    Jagannathan, Hemanth
    Yamashita, Tenko
    2017 IEEE INTERNATIONAL ELECTRON DEVICES MEETING (IEDM), 2017,
  • [29] Geometrical Variability Impact on the Performance of Sub-3 nm Gate-All-Around Stacked Nanosheet FET
    Yadav, Nisha
    Jadav, Sunil
    Saini, Gaurav
    SILICON, 2022, 14 (16) : 10681 - 10693
  • [30] Performance and Variability-Aware SRAM Design for Gate-All-Around Nanosheets and Benchmark with FinFETs at 3nm Technology Node
    Rzepa, Gerhard
    Bhuwalka, Krishna K.
    Baumgartner, Oskar
    Leonelli, Daniele
    Karner, Hui-Wen
    Schanovsky, Franz
    Kernstock, Christian
    Stanojevic, Zlatan
    Wu, Hao
    Benistant, Francis
    Liu, Changze
    Karner, Markus
    2022 INTERNATIONAL ELECTRON DEVICES MEETING, IEDM, 2022,