ASIC Implementation of Area-Efficient, High-Throughput 2-D IIR Filter Using Distributed Arithmetic

被引:0
|
作者
Prashant Kumar
Prabhat Chandra Shrivastava
Manish Tiwari
Amit Dhawan
机构
[1] MNNIT,Department of Electronics and Communication Engineering
关键词
2-D IIR filter; Distributed arithmetic; Hardware-based LUT; Multiplier-less filters; Raster scanning; VLSI design;
D O I
暂无
中图分类号
学科分类号
摘要
This paper presents a generalized formulation of 2-D IIR filters using distributed arithmetic (DA) techniques. Based on the DA formulation, two efficient structures for 2-D IIR filters are proposed. Hardware-based look-up table (HLUT) is used in the internal blocks, so the proposed structures are reconfigurable. A novel approach of HLUT sharing, among the various internal blocks of structure, is used to reduce the requirement of adders and memory elements. For higher-order 2-D IIR filter, the complexity of HLUT is reduced by dividing the internal block of 2-D IIR filter into parallel and small block for DA decomposition. Such decomposition for higher-order 2-D IIR filters offers high degree of modularity, parallelism and regularity in building blocks, thereby achieving easier hardware and software implementation. In order to reduce combinational delay in the critical path, pipelining is used in the structures. Since proposed structures are multiplier-less and require lesser number of delays and adders, a significant improvement in chip area, power consumption and throughput can be obtained. Finally with the help of ASIC synthesis results, a comparative analysis is made and the results show that for the filter order 15, the proposed structures offer 69 and 59% reduction in ADP and 79 and 76% reduction in ADP than the earlier reported results for separable and non-separable structures, respectively.
引用
收藏
页码:2934 / 2957
页数:23
相关论文
共 50 条
  • [21] A High-throughput, Area-efficient Hardware Accelerator for Adaptive Deblocking Filter in H.264/AVC
    Nadeem, Muhammad
    Wong, Stephan
    Kuzmanov, Georgi
    Shabbir, Ahsan
    2009 IEEE/ACM/IFIP 7TH WORKSHOP ON EMBEDDED SYSTEMS FOR REAL-TIME MULTIMEDIA, 2009, : 18 - +
  • [22] VLSI Implementation of Throughput Efficient Distributed Arithmetic Based LMS Adaptive Filter
    Khan, Mohd. Tasleem
    Ahamed, Shaik Rafi
    VLSI DESIGN AND TEST, 2017, 711 : 24 - 35
  • [23] ASIC implementation of distributed arithmetic based FIR filter using RNS for high speed DSP systems
    Grande Naga Jyothi
    Kishore Sanapala
    A. Vijayalakshmi
    International Journal of Speech Technology, 2020, 23 : 259 - 264
  • [24] ASIC implementation of distributed arithmetic based FIR filter using RNS for high speed DSP systems
    Jyothi, Grande Naga
    Sanapala, Kishore
    Vijayalakshmi, A.
    INTERNATIONAL JOURNAL OF SPEECH TECHNOLOGY, 2020, 23 (02) : 259 - 264
  • [25] Synthesis of area-efficient and high-throughput rate data format converters
    Bae, J
    Prasanna, VK
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 1998, 6 (04) : 697 - 706
  • [26] High-throughput and area-efficient fully-pipelined hashing cores using BRAM in FPGA
    Li, Lin
    Lin, Shaoyu
    Shen, Shuli
    Wu, Kongcheng
    Li, Xiaochao
    Chen, Yihui
    MICROPROCESSORS AND MICROSYSTEMS, 2019, 67 : 82 - 92
  • [27] Area- and Power-Efficient Architecture for High-Throughput Implementationof Lifting 2-D DWT
    Mohanty, Basant K.
    Mahajan, Anurag
    Meher, Pramod K.
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2012, 59 (07) : 434 - 438
  • [28] Low-Power, High-Throughput, and Low-Area Adaptive FIR Filter Based on Distributed Arithmetic
    Park, Sang Yoon
    Meher, Pramod Kumar
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2013, 60 (06) : 346 - 350
  • [29] Design of a High-Throughput and Area-Efficient Ultra-Long FFT Processor
    Lin, Hong-Ke
    Lin, Pin-Han
    Liu, Chih-Wei
    2020 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION AND TEST (VLSI-DAT), 2020,
  • [30] A High-Throughput and Area-Efficient Video Transform Core With a Time Division Strategy
    Chen, Yuan-Ho
    Jou, Ruei-Yuan
    Chang, Tsin-Yuan
    Lu, Chih-Wen
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2014, 22 (11) : 2268 - 2277