An Interleaving Technique for Reducing Peak Power in Multiple-Chain Scan Circuits During Test Application

被引:0
|
作者
Kuen-Jong Lee
Tsung-Chu Huang
机构
[1] National Cheng-Kung University,Department of Electrical Engineering
来源
关键词
multiple scan chains; interleaving scan; test power reduction; peak power reduction;
D O I
暂无
中图分类号
学科分类号
摘要
This paper proposes a novel method to reduce the peak power of multiple scan chain based circuits during testing. The peak periodicity and the peak width of the power waveforms for scan-based circuits are analyzed. An interleaving scan architecture based on adding delay buffers among the scan chains is developed which can significantly reduce the peak power. This method can be efficiently integrated with a recently proposed broadcast multiple scan architecture due to the sharing of scan patterns. The effects of the interleaving scan technique applied to the conventional multiple scan and the broadcast multiple scan with 10 scan chains are investigated. Up to 51% peak power reduction can be achieved when the data output of a scan cell is affected by the scan path during scan. When the data output is disabled during scan, up to 76% of peak-power reduction is observed.
引用
收藏
页码:627 / 636
页数:9
相关论文
共 50 条
  • [21] On reducing test application time for scan circuits using limited scan operations and transfer sequences
    Cho, Y
    Pomeranz, I
    Reddy, SA
    [J]. IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2005, 24 (10) : 1594 - 1605
  • [22] Reducing test application time for full scan circuits by the addition of transfer sequences
    Pomeranz, I
    Reddy, SM
    [J]. PROCEEDINGS OF THE NINTH ASIAN TEST SYMPOSIUM (ATS 2000), 2000, : 317 - 322
  • [23] Scan chain ordering technique for switching activity reduction during scan test
    Tseng, WD
    [J]. IEE PROCEEDINGS-COMPUTERS AND DIGITAL TECHNIQUES, 2005, 152 (05): : 609 - 617
  • [24] A Selective Scan Chain Activation Technique for Minimizing Average and Peak Power Consumption
    Kim, Yongjoon
    Park, Jaeseok
    Kang, Sungho
    [J]. IEICE TRANSACTIONS ON INFORMATION AND SYSTEMS, 2010, E93D (01): : 193 - 196
  • [25] The Leafs Scan-Chain for Test Application Time and Scan Power Reduction
    Chalkia, Maria
    Tsiatouhas, Yiorgos
    [J]. 2012 19TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS (ICECS), 2012, : 749 - 752
  • [26] Multiple-scan-chain test approach based on combinational decompression circuits
    Advanced Test Technology Laboratory, Institute of Computing Technology, Chinese Academy of Sciences, Beijing 100080, China
    不详
    [J]. Jisuanji Yanjiu yu Fazhan, 2006, 6 (1001-1007):
  • [27] Automated Scan Chain Division for Reducing Shift and Capture Power During Broadside At-Speed Test
    Ko, Ho Fai
    Nicolici, Nicola
    [J]. IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2008, 27 (11) : 2092 - 2097
  • [28] Inserting test points to control peak power during scan testing
    Sankaralingam, R
    Touba, NA
    [J]. 17TH IEEE INTERNATIONAL SYMPOSIUM ON DEFECT AND FAULT TOLERANCE IN VLSI SYSTEMS, PROCEEDINGS, 2002, : 138 - 146
  • [29] A routability constrained scan chain ordering technique for test power reduction*
    Huang, X-L.
    Huang, J. -L.
    [J]. ASP-DAC 2006: 11TH ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE, PROCEEDINGS, 2006, : 648 - 652
  • [30] A low power deterministic test using scan chain disable technique
    You, Zhiqiang
    Iwagaki, Tsuyoshi
    Inoue, Michiko
    Fujiwara, Hideo
    [J]. IEICE TRANSACTIONS ON INFORMATION AND SYSTEMS, 2006, E89D (06) : 1931 - 1939