Design optimization of a CMOS RF detector

被引:0
|
作者
Nicolas Barabino
Fernando Silveira
机构
[1] Universidad de la República,Instituto de Ingeniería Eléctrica
关键词
Deep-submicron CMOS; RF; Detector; Envelope detector; Minimum detectable signal (MDS); System-on-chip (SoC); Built-in-self-test (BiST); Built-in-self-calibration (BiSC);
D O I
暂无
中图分类号
学科分类号
摘要
A procedure to optimize the design of an RF detector is presented. The optimization enables to minimize the minimum detectable signal (MDS), which is beneficial for maximizing the dynamic range, as it is often desired. The optimization also enables to minimize the bias current consumption. The detector architecture is based on a half-wave MOSFET rectifier and is suitable to implement highly linear envelope detectors. The optimization uses a model based on transistor characteristics extracted from simulations. The model was validated by comparing the predicted MDS to measurements performed at 2 GHz to an RF detector on a 90 nm CMOS process.
引用
收藏
页码:575 / 583
页数:8
相关论文
共 50 条
  • [41] The design of CMOS RF low noise amplifiers
    Cao, K
    Yang, HZ
    Wang, H
    2003 5TH INTERNATIONAL CONFERENCE ON ASIC, VOLS 1 AND 2, PROCEEDINGS, 2003, : 1106 - 1109
  • [42] The design and analysis of a RF CMOS bandpass filter
    Chang, YY
    Choma, J
    Wills, J
    ISCAS 2000: IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS - PROCEEDINGS, VOL II: EMERGING TECHNOLOGIES FOR THE 21ST CENTURY, 2000, : 625 - 628
  • [43] Design and Optimization of Double-Wave-Peak Response CMOS Single-Photon Detector
    Zhang Weiyu
    Wang Yang
    Jin Xiangliang
    ACTA OPTICA SINICA, 2021, 41 (17)
  • [44] RF CMOS or SIGE BICMOS in RF and mixed signal circuit design
    Pawlikiewicz, A. H.
    El Rai, S. E.
    MIXDES 2007: Proceedings of the 14th International Conference on Mixed Design of Integrated Circuits and Systems:, 2007, : 333 - 338
  • [45] Design of an Improved CMOS Phase/Frequency Detector
    Roger Yubtzuan Chen
    Hong-Yu Huang
    Ming-Yu Hsieh
    Circuits, Systems and Signal Processing, 2006, 25 : 539 - 557
  • [46] Design and optimization of CMOS prescaler
    Lei, Y
    Koukab, A
    Declercq, M
    2005 PhD Research in Microelectronics and Electronics, Vols 1 and 2, Proceedings, 2005, : 103 - 106
  • [47] Design of an improved CMOS phase/frequency detector
    Chen, Roger Yubtzuan
    Huang, Hong-Yu
    Hsieh, Ming-Yu
    CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2006, 25 (04) : 539 - 557
  • [48] Amplifier design optimization in CMOS
    Ghosh, Sumalya
    Mal, Ashis Kumar
    Mal, Surajit
    Advances in Intelligent Systems and Computing, 2015, 343 : 287 - 297
  • [49] On-chip RMS Detector using CMOS Quad for RF Testing
    Acharya, Venkatesh
    Cui, Su
    Banerjee, Bhaskar
    2009 TOPICAL MEETING ON SILICON MONOLITHIC INTEGRATED CIRCUTS IN RF SYSTEMS, DIGEST OF PAPERS, 2009, : 37 - 40
  • [50] A CMOS RF RMS detector for built-in testing of wireless transceivers
    Valdes-Garcia, A
    Venkatasubramanian, R
    Srinivasan, R
    Silva-Martinez, J
    Sánchez-Sinencio, ES
    23RD IEEE VLSI TEST SYMPOSIUM, PROCEEDINGS, 2005, : 249 - 254