Design optimization of a CMOS RF detector

被引:0
|
作者
Nicolas Barabino
Fernando Silveira
机构
[1] Universidad de la República,Instituto de Ingeniería Eléctrica
关键词
Deep-submicron CMOS; RF; Detector; Envelope detector; Minimum detectable signal (MDS); System-on-chip (SoC); Built-in-self-test (BiST); Built-in-self-calibration (BiSC);
D O I
暂无
中图分类号
学科分类号
摘要
A procedure to optimize the design of an RF detector is presented. The optimization enables to minimize the minimum detectable signal (MDS), which is beneficial for maximizing the dynamic range, as it is often desired. The optimization also enables to minimize the bias current consumption. The detector architecture is based on a half-wave MOSFET rectifier and is suitable to implement highly linear envelope detectors. The optimization uses a model based on transistor characteristics extracted from simulations. The model was validated by comparing the predicted MDS to measurements performed at 2 GHz to an RF detector on a 90 nm CMOS process.
引用
收藏
页码:575 / 583
页数:8
相关论文
共 50 条
  • [1] Design optimization of a CMOS RF detector
    Barabino, Nicolas
    Silveira, Fernando
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2016, 89 (03) : 575 - 583
  • [2] Design Optimization of a CMOS RF Detector
    Barabino, Nicolas
    Silveira, Fernando
    2015 IEEE 6TH LATIN AMERICAN SYMPOSIUM ON CIRCUITS & SYSTEMS (LASCAS), 2015,
  • [3] Design and optimization of CMOS RF power amplifiers
    Gupta, R
    Ballweber, BM
    Allstot, DJ
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2001, 36 (02) : 106 - 175
  • [4] ON THE DESIGN AND OPTIMIZATION OF CMOS ACTIVE INDUCTOR FOR RF APPLICATIONS
    Abdo, Emad A.
    Younis, Ahmad T.
    JOURNAL OF ENGINEERING SCIENCE AND TECHNOLOGY, 2020, 15 (03): : 1921 - 1933
  • [5] CMOS layout and bias optimization for RF IC design applications
    Kim, CS
    Yu, HK
    Cho, HJ
    Lee, S
    Nam, KS
    1997 IEEE MTT-S INTERNATIONAL MICROWAVE SYMPOSIUM DIGEST, VOLS I-III: HIGH FREQUENCIES IN HIGH PLACES, 1997, : 945 - 948
  • [6] Design and optimization of a CMOS IC novel RF tracking sensor
    Chung, Jooik
    Iliadis, Agis A.
    INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, 2021, 49 (03) : 801 - 819
  • [7] A wide band CMOS RF power detector
    Zhou, Yijun
    Wah, Michael Chia Yan
    2006 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, PROCEEDINGS, 2006, : 4228 - +
  • [8] Parasitic-aware design and optimization of a CMOS RF power amplifier
    Choi, K
    Allstot, DJ
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2006, 53 (01) : 16 - 25
  • [9] Parasitic-aware design and optimization of CMOS RF integrated circuits
    Gupta, R
    Allstot, DJ
    1998 IEEE RADIO FREQUENCY INTEGRATED CIRCUITS (RFIC) SYMPOSIUM, 1998, : 325 - 328
  • [10] A tool for design exploration and power optimization of CMOS RF circuits blocks
    Barboni, Leonardo
    Fiorelli, Rafaella
    Silveira, Fernando
    2006 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, PROCEEDINGS, 2006, : 2961 - +