A Precise Implementation of Random Access Time Measurement for Embedded SRAM

被引:0
|
作者
Zhang L.J. [1 ]
Wang Z.O. [2 ]
Zhang Y.F. [1 ]
Li Y.Z. [1 ]
Mao L.F. [1 ]
机构
[1] School of Urban Rail Transportation, Soochow University, Suzhou
[2] School of Electronic and Information Engineering, Soochow University, Suzhou
基金
中国国家自然科学基金;
关键词
28 nm; BIST; Embedded SRAM; Random access time;
D O I
10.1007/s40031-019-00400-4
中图分类号
学科分类号
摘要
With the development of semiconductor process technology and circuit design capabilities, operating frequency of random access memory has been improved dramatically. Accurate measurement of embedded memory random access time is becoming a challenge, especially for low-density embedded memory. Traditional timing measurement which connects the external ports directly to the internal ports of memory is not feasible for its low efficiency and very low precision. A new method which applied the built-in test circuit to memory access timing measurement is presented in this paper. With high-speed static random access memory testing chip fabricated with 28 nm logic process, the proposed access timing measurement circuit has been verified and proved to be accurate. © 2019, The Institution of Engineers (India).
引用
收藏
页码:525 / 528
页数:3
相关论文
共 50 条
  • [31] IMPROVING ACCESS TIME FOR RANDOM-ACCESS FILES
    CLAPSON, P
    [J]. COMMUNICATIONS OF THE ACM, 1977, 20 (03) : 127 - 135
  • [32] Random Access Method with Access Time Distribution Scheme
    Hwang, Hyun-Yong
    Oh, Sung-Min
    Kim, Jae Heung
    Shin, Jaesheung
    [J]. 2015 INTERNATIONAL CONFERENCE ON ICT CONVERGENCE (ICTC), 2015, : 132 - 134
  • [33] Implementation of precise exception in a 5-stage pipeline embedded processor
    Liu, ZY
    Qi, JY
    [J]. 2003 5TH INTERNATIONAL CONFERENCE ON ASIC, VOLS 1 AND 2, PROCEEDINGS, 2003, : 447 - 451
  • [34] A 6.25 ns random access 0.25 μm embedded DRAM
    DeMone, P
    Dunn, M
    Haerle, D
    Kim, JK
    Macdonald, D
    Nyasulu, P
    Perry, D
    Smith, S
    Wojcicki, T
    Zhang, Z
    [J]. 2001 SYMPOSIUM ON VLSI CIRCUITS, DIGEST OF TECHNICAL PAPERS, 2001, : 237 - 240
  • [35] Design and implementation of a random access file system for NVRAM
    Zhou, Mi
    Chen, Xiaogang
    Liu, Yang
    Li, Shunfen
    Li, Gezi
    Li, Xiaoyun
    Song, Zhitang
    [J]. IEICE ELECTRONICS EXPRESS, 2016, 13 (04):
  • [36] Measurement Uncertainty of Precise Interpolating Time Counters
    Szplet, Ryszard
    Szymanowski, Rafal
    Sondej, Dominik
    [J]. IEEE TRANSACTIONS ON INSTRUMENTATION AND MEASUREMENT, 2019, 68 (11) : 4348 - 4356
  • [37] Performance Evaluation of Static Random Access Memory (SRAM) based on Negative Capacitance FinFET
    Sun, Chen
    Han, Kaizhen
    Gong, Xiao
    [J]. 17TH IEEE INTERNATIONAL CONFERENCE ON IC DESIGN AND TECHNOLOGY (ICICDT 2019), 2019,
  • [38] An access-sequence control scheme to enhance random access performance of embedded DRAMs
    Ayukawa, K
    Watanabe, T
    Narita, S
    [J]. 1997 SYMPOSIUM ON VLSI CIRCUITS: DIGEST OF TECHNICAL PAPERS, 1997, : 59 - 60
  • [39] Precise time measurement system based on GPIB
    Dong, SW
    Qi, Y
    [J]. ICEMI 2005: Conference Proceedings of the Seventh International Conference on Electronic Measurement & Instruments, Vol 2, 2005, : 608 - 610
  • [40] PRECISE MEASUREMENT OF FADING ON A TIME INTENSITY BASIS
    MUDD, JS
    [J]. JOURNAL OF THE SOCIETY OF DYERS AND COLOURISTS, 1957, 73 (02): : 47 - 52