A new step response modeling in CMOS operational amplifiers

被引:0
|
作者
Hannane Gholamnataj
Habib Adarang
Seyed Saleh Mohseni
Seyed Saleh Ghoreishi
机构
[1] Islamic Azad University,Department of Electrical Engineering, Nour Branch
关键词
Settling time; Slew rate; Slewing; Operational amplifier; Overshoot and step response;
D O I
暂无
中图分类号
学科分类号
摘要
Settling time is one of the most important parameters in opamps with feedback. In this article, the step response of the fully differential single stage folded cascade architecture amplifiers is analyzed to investigate the behavior of settling time and slew rate. An important characteristic of the proposed analytical model is that the behavior of the transistors is examined in detail after applying the step in the input, and it is shown that the settling time as well as slew rate would depend on the size of the input step. The resulting model can be beneficial for design and manual calculations in integrated circuits. Moreover, to examine the validity and precision of the resulting model, various simulations are performed, which show excellent matching between the proposed analytical model and the simulation results.
引用
收藏
页码:45 / 55
页数:10
相关论文
共 50 条
  • [21] Optimizing CMOS operational transconductance amplifiers through heuristic programming
    Daoud, H.
    Bennour, S.
    Fakhfakh, A.
    Loulou, M.
    2008 INTERNATIONAL CONFERENCE ON DESIGN & TECHNOLOGY OF INTEGRATED SYSTEMS IN NANOSCALE, 2008, : 156 - 160
  • [22] Automatic synthesis of CMOS operational amplifiers: A fuzzy optimization approach
    Sahu, B
    Dutta, AK
    ASP-DAC/VLSI DESIGN 2002: 7TH ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE AND 15TH INTERNATIONAL CONFERENCE ON VLSI DESIGN, PROCEEDINGS, 2002, : 366 - 371
  • [23] Design and implementation of CMOS rail-to-rail operational amplifiers
    Lorenzo, Michael Angelo G.
    Manzano, Arnold Abram S.
    Gusad, Maria Theresa A.
    Hizon, John Richard E.
    Rosales, Marc D.
    2007 INTERNATIONAL SYMPOSIUM ON COMMUNICATIONS AND INFORMATION TECHNOLOGIES, VOLS 1-3, 2007, : 61 - 66
  • [24] Minimum power Miller-compensated CMOS operational amplifiers
    Meghdadi, M.
    Bakhtiar, M. Sharif
    SCIENTIA IRANICA, 2014, 21 (06) : 2243 - 2249
  • [25] Modified Model for Settling Behavior of Operational Amplifiers in Nanoscale CMOS
    Rezaee-Dehsorkh, Hamidreza
    Ravanshad, Nassim
    Lotfi, Reza
    Mafinezhad, Khalil
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2009, 56 (05) : 384 - 388
  • [26] Design procedure for optimizing CMOS low noise operational amplifiers
    Li Zhiyuan
    Ye Yizheng
    Ma Jianguo
    JOURNAL OF SEMICONDUCTORS, 2009, 30 (04)
  • [27] Load-independent behavioural model for CMOS operational amplifiers
    Casinovi, G
    Yang, YM
    IEE PROCEEDINGS-CIRCUITS DEVICES AND SYSTEMS, 1995, 142 (06): : 399 - 405
  • [28] AN IMPROVED FREQUENCY COMPENSATION TECHNIQUE FOR CMOS OPERATIONAL-AMPLIFIERS
    AHUJA, BK
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1983, 18 (06) : 629 - 633
  • [29] Potential and modeling of 1-μm SOI CMOS operational transconductance amplifiers for applications up to 1 GHz
    Microelectronics Laboratory, Univ. Catholique de Louvain, B-1348 Louvain-la-Neuve, Belgium
    不详
    IEEE J Solid State Circuits, 4 (640-643):
  • [30] Potential and modeling of 1-μm SOI CMOS operational transconductance amplifiers for applications up to 1 GHz
    Eggermont, JP
    Flandre, D
    Raskin, JP
    Colinge, JP
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1998, 33 (04) : 640 - 643