Design of area and power efficient Radix-4 DIT FFT butterfly unit using floating point fused arithmetic

被引:0
|
作者
E. Prabhu
H. Mangalam
S. Karthick
机构
[1] Amrita University,Department of Electronics and Communication Engineering, Amrita School of Engineering, Coimbatore, Amrita Vishwa Vidyapeetham
[2] Sri Krishna College of Engineering and Technology,Department of Electronics and Communication Engineering
[3] Bannari Amman Institute of Technology,Department of Electronics and Communication Engineering
来源
关键词
floating-point arithmetic; floating-point fused dot product; Radix-16 booth multiplier; Radix-4 FFT butterfly; fast fourier transform; decimation in time;
D O I
暂无
中图分类号
学科分类号
摘要
In this work, power efficient butterfly unit based FFT architecture is presented. The butterfly unit is designed using floating-point fused arithmetic units. The fused arithmetic units include two-term dot product unit and add-subtract unit. In these arithmetic units, operations are performed over complex data values. A modified fused floating-point two-term dot product and an enhanced model for the Radix-4 FFT butterfly unit are proposed. The modified fused two-term dot product is designed using Radix-16 booth multiplier. Radix-16 booth multiplier will reduce the switching activities compared to Radix-8 booth multiplier in existing system and also will reduce the area required. The proposed architecture is implemented efficiently for Radix-4 decimation in time (DIT) FFT butterfly with the two floating-point fused arithmetic units. The proposed enhanced architecture is synthesized, implemented, placed and routed on a FPGA device using Xilinx ISE tool. It is observed that the Radix-4 DIT fused floating-point FFT butterfly requires 50.17% less space and 12.16% reduced power compared to the existing methods and the proposed enhanced model requires 49.82% less space on the FPGA device compared to the proposed design. Also, reduced power consumption is addressed by utilizing the reusability technique, which results in 11.42% of power reduction of the enhanced model compared to the proposed design.
引用
下载
收藏
页码:1669 / 1681
页数:12
相关论文
共 50 条
  • [41] RETRACTED: Fir filter design using floating point radix 4 algorithm (Retracted Article)
    Rubia, J. Jency
    Kumar, G. A. Sathish
    INTERNATIONAL JOURNAL OF ELECTRICAL ENGINEERING EDUCATION, 2019,
  • [42] DESIGN OF VLSI-ORIENTED RADIX-4 SIGNED-DIGIT ARITHMETIC CIRCUITS USING MULTIPLE-VALUED LOGIC.
    Kawahito, Shoji
    Kameyama, Michitaka
    Higuchi, Tatsuo
    Systems and Computers in Japan, 1987, 18 (04) : 41 - 52
  • [43] Area-efficient evaluation of a class of arithmetic expressions using deeply pipelined floating-point cores
    Scrofano, R
    Zhuo, L
    Prasanna, VK
    ERSA'05: PROCEEDINGS OF THE 2005 INTERNATIONAL CONFERENCE ON ENGINEERING OF RECONFIGURABLE SYSTEMS AND ALGORITHMS, 2005, : 119 - 128
  • [44] An Area Efficient 1024-Point Low Power Radix-22 FFT Processor With Feed-Forward Multiple Delay Commutators
    Ba, Ngoc Le
    Kim, Tony Tae-Hyoung
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2018, 65 (10) : 3291 - 3299
  • [45] A Unified Flagged Prefix Constant Addition-Subtraction Scheme for Design of Area and Power Efficient Binary Floating-Point and Constant Integer Arithmetic Circuits
    Ganguly, Soumya
    Mittal, Abhishek
    Ahmed, Syed Ershad
    Srinivas, M. B.
    2014 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS (APCCAS), 2014, : 69 - 72
  • [46] A high performance, area efficient TTA-like vertex shader architecture with optimized floating point arithmetic unit for embedded graphics applications
    Chang, Yisong
    Wei, Jizeng
    Guo, Wei
    Sun, Jizhou
    MICROPROCESSORS AND MICROSYSTEMS, 2013, 37 (6-7) : 725 - 738
  • [47] An area-efficient standard-cell floating-point unit design for a processing-in-memory system
    Moon, JS
    Kwon, TJ
    Sondeen, J
    Draper, J
    ESSCIRC 2003: PROCEEDINGS OF THE 29TH EUROPEAN SOLID-STATE CIRCUITS CONFERENCE, 2003, : 57 - 60
  • [48] A Low-power and High-performance Radix-4 Multiplier Design Using a Modified Pass-transistor Logic Technique
    Senthilpari, C.
    IETE JOURNAL OF RESEARCH, 2011, 57 (02) : 149 - 155
  • [49] Approximate 32-bit Floating-point Unit Design with 53% Power-area Product Reduction
    Camus, Vincent
    Schlachter, Jeremy
    Enz, Christian
    Gautschi, Michael
    Gurkaynak, Frank K.
    ESSCIRC CONFERENCE 2016, 2016, : 465 - 468
  • [50] The design and implementation of a 16 bit floating point arithmetic unit using BZK.SAU.FPGA microcomputer assembly language
    Oztekin, Halit
    Kisioglu, Hakan
    Gulbag, Ali
    Temurtas, Feyzullah
    COMPUTER APPLICATIONS IN ENGINEERING EDUCATION, 2022, 30 (06) : 1833 - 1856