An Area Efficient 1024-Point Low Power Radix-22 FFT Processor With Feed-Forward Multiple Delay Commutators

被引:22
|
作者
Ba, Ngoc Le [1 ]
Kim, Tony Tae-Hyoung [1 ]
机构
[1] Nanyang Technol Univ, Singapore 639798, Singapore
关键词
Fast Fourier transform (FFT); single delay feedback (SDF); multiple delay feedback (MDF); multiple delay commutator (MDC); FAST FOURIER-TRANSFORM; VOLTAGE; ALGORITHM; CMOS;
D O I
10.1109/TCSI.2018.2831007
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Radix-2(k) delay feed-back and radix-K delay commutator are the most well-known pipeline architecture for FFT design. This paper proposes a novel radix-2(2) multiple delay commutator architecture utilizing the advantages of the radix-2(2) algorithm, such as simple butterflies and less memory requirement. Therefore, it is more hardware efficient when implementing parallelism for higher throughput using multiple delay commutators or feed-forward data paths. Here, we propose an improved input scheduling algorithm based upon memory to eliminate energy required to shift data along the delay lines. A 1024-point FFT processor with two parallel data paths is implemented in 65-nm CMOS process technology. The FFT processor occupies an area of 3.6 mm(2), successfully operates in the supply voltage range from 0.4-1 V and the maximum clock frequency of 600 MHz. For low voltage, high performance applications, the processor is able to operate at 400 MHz and consumes 60.3 mW or 77.2 nJ/FFT generating 800 Msamples/s at 0.6 V supply.
引用
下载
收藏
页码:3291 / 3299
页数:9
相关论文
共 6 条
  • [1] Radix-22 Based Low Power Reconfigurable FFT Processor
    Wu, Gin-Der
    Liu, Yi-Ming
    ISIE: 2009 IEEE INTERNATIONAL SYMPOSIUM ON INDUSTRIAL ELECTRONICS, 2009, : 1123 - 1127
  • [2] An Ultra-Area-Efficient 1024-Point In-Memory FFT Processor
    Yantir, Hasan Erdem
    Guo, Wenzhe
    Eltawil, Ahmed M.
    Kurdahi, Fadi J.
    Salama, Khaled Nabil
    MICROMACHINES, 2019, 10 (08)
  • [3] Area Efficient and High-Throughput Radix-4 1024-Point FFT Processor for DSP Applications
    Thokala, Mohan Rao
    ADVANCES IN SIGNAL PROCESSING AND COMMUNICATION ENGINEERING, ICASPACE 2021, 2022, 929 : 259 - 266
  • [4] A low-power, high-performance, 1024-point FFT processor
    Baas, BM
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1999, 34 (03) : 380 - 387
  • [5] FPGA based area optimized parallel pipelined Radix-22 feed forward FFT architecture
    Ajmal, S. A.
    Gangadharaiah, S. L.
    2016 IEEE INTERNATIONAL CONFERENCE ON RECENT TRENDS IN ELECTRONICS, INFORMATION & COMMUNICATION TECHNOLOGY (RTEICT), 2016, : 1302 - 1307
  • [6] An Area efficient and Low power Implementation of 2048 point FFT/IFFT processor for Mobile WiMAX
    Patil, Manish S.
    Chhatbar, Taral D.
    Darji, Anand D.
    2010 INTERNATIONAL CONFERENCE ON SIGNAL PROCESSING AND COMMUNICATIONS (SPCOM), 2010,