共 50 条
- [3] A RADIX-4 FFT USING COMPLEX RNS ARITHMETIC [J]. IEEE TRANSACTIONS ON COMPUTERS, 1985, 34 (06) : 573 - 576
- [4] RADIX-4 FFT USING COMPLEX RNS ARITHMETIC. [J]. IEEE Transactions on Computers, 1985, C-34 (06) : 573 - 576
- [5] A Floating-Point Fused FFT Butterfly Arithmetic Unit with Merged Multiple-Constant Multipliers [J]. 2011 CONFERENCE RECORD OF THE FORTY-FIFTH ASILOMAR CONFERENCE ON SIGNALS, SYSTEMS & COMPUTERS (ASILOMAR), 2011, : 520 - 524
- [6] Efficient Hardware Implementation of 1024 Point Radix-4 FFT [J]. ADVANCES IN SIGNAL PROCESSING AND INTELLIGENT RECOGNITION SYSTEMS, 2014, 264 : 203 - 211
- [7] Efficient-Fused Architectures for FFT Processor Using Floating-Point Arithmetic [J]. ARTIFICIAL INTELLIGENCE AND EVOLUTIONARY COMPUTATIONS IN ENGINEERING SYSTEMS, ICAIECES 2015, 2016, 394 : 1029 - 1038
- [8] Analysis and Design of Low Power Radix-4 FFT Processor using Pipelined Architecture [J]. PROCEEDINGS OF THE INTERNATIONAL CONFERENCE ON COMPUTING AND COMMUNICATIONS TECHNOLOGIES (ICCCT 15), 2015, : 227 - 232
- [9] High Throughput, Low Latency, Memory Optimized 64K Point FFT Architecture using Novel Radix-4 Butterfly Unit [J]. 2013 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2013, : 3034 - 3037
- [10] Area Efficient and High-Throughput Radix-4 1024-Point FFT Processor for DSP Applications [J]. ADVANCES IN SIGNAL PROCESSING AND COMMUNICATION ENGINEERING, ICASPACE 2021, 2022, 929 : 259 - 266