Design of area and power efficient Radix-4 DIT FFT butterfly unit using floating point fused arithmetic

被引:0
|
作者
Prabhu E [1 ]
Mangalam H [2 ]
Karthick S [3 ]
机构
[1] Department of Electronics and Communication Engineering, Amrita School of Engineering,Coimbatore, Amrita Vishwa Vidyapeetham, Amrita University  2. Department of Electronics and Communication Engineer
关键词
floating-point arithmetic; floating-point fused dot product; Radix-16 booth multiplier; Radix-4 FFT butterfly; fast fourier transform; decimation in time;
D O I
暂无
中图分类号
TH122 [机械设计];
学科分类号
080203 ;
摘要
In this work, power efficient butterfly unit based FFT architecture is presented. The butterfly unit is designed using floating-point fused arithmetic units. The fused arithmetic units include two-term dot product unit and add-subtract unit. In these arithmetic units, operations are performed over complex data values. A modified fused floating-point two-term dot product and an enhanced model for the Radix-4 FFT butterfly unit are proposed. The modified fused two-term dot product is designed using Radix-16 booth multiplier. Radix-16 booth multiplier will reduce the switching activities compared to Radix-8 booth multiplier in existing system and also will reduce the area required. The proposed architecture is implemented efficiently for Radix-4 decimation in time(DIT) FFT butterfly with the two floating-point fused arithmetic units. The proposed enhanced architecture is synthesized, implemented, placed and routed on a FPGA device using Xilinx ISE tool. It is observed that the Radix-4 DIT fused floating-point FFT butterfly requires 50.17% less space and 12.16% reduced power compared to the existing methods and the proposed enhanced model requires 49.82% less space on the FPGA device compared to the proposed design. Also, reduced power consumption is addressed by utilizing the reusability technique, which results in 11.42% of power reduction of the enhanced model compared to the proposed design.
引用
收藏
页码:1669 / 1681
页数:13
相关论文
共 50 条
  • [1] Design of area and power efficient Radix-4 DIT FFT butterfly unit using floating point fused arithmetic
    Prabhu, E.
    Mangalam, H.
    Karthick, S.
    JOURNAL OF CENTRAL SOUTH UNIVERSITY, 2016, 23 (07) : 1669 - 1681
  • [2] Design of area and power efficient Radix-4 DIT FFT butterfly unit using floating point fused arithmetic
    E. Prabhu
    H. Mangalam
    S. Karthick
    Journal of Central South University, 2016, 23 : 1669 - 1681
  • [3] A RADIX-4 FFT USING COMPLEX RNS ARITHMETIC
    TAYLOR, FJ
    PAPADOURAKIS, G
    SKAVANTZOS, A
    STOURAITIS, A
    IEEE TRANSACTIONS ON COMPUTERS, 1985, 34 (06) : 573 - 576
  • [4] RADIX-4 FFT USING COMPLEX RNS ARITHMETIC.
    Taylor, F.J.
    Papadourakis, G.
    Skavantzos, A.
    Stouraitis, A.
    IEEE Transactions on Computers, 1985, C-34 (06) : 573 - 576
  • [5] A Floating-Point Fused FFT Butterfly Arithmetic Unit with Merged Multiple-Constant Multipliers
    Min, Jae Hong
    Kim, Seong-Wan
    Swartzlander, Earl E., Jr.
    2011 CONFERENCE RECORD OF THE FORTY-FIFTH ASILOMAR CONFERENCE ON SIGNALS, SYSTEMS & COMPUTERS (ASILOMAR), 2011, : 520 - 524
  • [6] Efficient Hardware Implementation of 1024 Point Radix-4 FFT
    Ranganathan, Senthilkumar
    Krishnan, Ravikumar
    Sriharsha, H. S.
    ADVANCES IN SIGNAL PROCESSING AND INTELLIGENT RECOGNITION SYSTEMS, 2014, 264 : 203 - 211
  • [7] Efficient-Fused Architectures for FFT Processor Using Floating-Point Arithmetic
    Eniyan, D. Tamil
    Harirajkumar, J.
    ARTIFICIAL INTELLIGENCE AND EVOLUTIONARY COMPUTATIONS IN ENGINEERING SYSTEMS, ICAIECES 2015, 2016, 394 : 1029 - 1038
  • [8] Analysis and Design of Low Power Radix-4 FFT Processor using Pipelined Architecture
    Sophy, P. Augusta
    Srinivasan, R.
    Raja, J.
    Avinash, M.
    PROCEEDINGS OF THE INTERNATIONAL CONFERENCE ON COMPUTING AND COMMUNICATIONS TECHNOLOGIES (ICCCT 15), 2015, : 227 - 232
  • [9] High Throughput, Low Latency, Memory Optimized 64K Point FFT Architecture using Novel Radix-4 Butterfly Unit
    Kala, S.
    Nalesh, S.
    Maity, Arka
    Nandy, S. K.
    Narayan, Ranjani
    2013 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2013, : 3034 - 3037
  • [10] Area Efficient and High-Throughput Radix-4 1024-Point FFT Processor for DSP Applications
    Thokala, Mohan Rao
    ADVANCES IN SIGNAL PROCESSING AND COMMUNICATION ENGINEERING, ICASPACE 2021, 2022, 929 : 259 - 266