An Ultra-Low-Power 9T SRAM Cell Based on Threshold Voltage Techniques

被引:0
|
作者
Majid Moghaddam
Somayeh Timarchi
Mohammad Hossein Moaiyeri
Mohammad Eshghi
机构
[1] Shahid Beheshti University,Department of Electrical Engineering
[2] G. C.,undefined
关键词
SRAM; Low voltage; Low power; Threshold voltage techniques; Leakage current; PVT variations;
D O I
暂无
中图分类号
学科分类号
摘要
This paper presents a new nine-transistor (9T) SRAM cell operating in the subthreshold region. In the proposed 9T SRAM cell, a suitable read operation is provided by suppressing the drain-induced barrier lowering effect and controlling the body–source voltage dynamically. Proper usage of low-threshold voltage (L-Vt\documentclass[12pt]{minimal} \usepackage{amsmath} \usepackage{wasysym} \usepackage{amsfonts} \usepackage{amssymb} \usepackage{amsbsy} \usepackage{mathrsfs} \usepackage{upgreek} \setlength{\oddsidemargin}{-69pt} \begin{document}$$V_{\mathrm{t}}$$\end{document}) transistors in the proposed design helps to reduce the read access time and enhance the reliability in the subthreshold region. In the proposed cell, a common bit-line is used in the read and write operations. This design leads to a larger write margin without using extra circuits. The simulation results at 90 nm CMOS technology demonstrate a qualified performance of the proposed SRAM cell in terms of power dissipation, power–delay product, write margin, read access time and sensitivity to process, voltage and temperature variations as compared to the other most efficient low-voltage SRAM cells previously presented in the literature.
引用
收藏
页码:1437 / 1455
页数:18
相关论文
共 50 条
  • [31] Low leakage, differential read scheme CNTFET based 9T SRAM cells for Low Power applications
    Valluri, Aswini
    Musala, Sarada
    [J]. INTERNATIONAL JOURNAL OF ELECTRONICS, 2024, 111 (01) : 127 - 148
  • [32] Variation-resilient CNFET-based 8T SRAM cell for ultra-low-power Application
    Arif, Shahnawaz
    Pal, Soumitra
    [J]. 2015 INTERNATIONAL CONFERENCE ON SIGNAL PROCESSING AND COMMUNICATION ENGINEERING SYSTEMS (SPACES), 2015, : 147 - 151
  • [33] A 250 mV 8 kb 40 nm Ultra-Low Power 9T Supply Feedback SRAM (SF-SRAM)
    Teman, Adam
    Pergament, Lidor
    Cohen, Omer
    Fish, Alexander
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2011, 46 (11) : 2713 - 2726
  • [34] A Single-Bitline 9T SRAM for Low-Power Near-Threshold Operation in FinFET Technology
    Erfan Abbasian
    Morteza Gholipour
    Shilpi Birla
    [J]. Arabian Journal for Science and Engineering, 2022, 47 : 14543 - 14559
  • [35] Ultra-low-power and stable 10-nm FinFET 10T sub-threshold SRAM
    Abbasian, Erfan
    Birla, Shilpi
    Gholipour, Morteza
    [J]. MICROELECTRONICS JOURNAL, 2022, 123
  • [36] Design of an ultralow power CNTFET based 9T SRAM with shared BL and half select free techniques
    Patel, Pramod Kumar
    Malik, Manzar
    Gupta, Tarun Kumar
    [J]. INTERNATIONAL JOURNAL OF NUMERICAL MODELLING-ELECTRONIC NETWORKS DEVICES AND FIELDS, 2019, 32 (02)
  • [37] Transmission gate-based 9T SRAM cell for variation resilient low power and reliable internet of things applications
    Pal, Soumitra
    Gupta, Vivek
    Ki, Wing Hung
    Islam, Aminul
    [J]. IET CIRCUITS DEVICES & SYSTEMS, 2019, 13 (05) : 584 - 595
  • [38] Power Analysis of Bit interleaving 9T SRAM array
    Karthika, S.
    SivaMangai, N. M.
    [J]. PROCEEDINGS OF THE 3RD INTERNATIONAL CONFERENCE ON DEVICES, CIRCUITS AND SYSTEMS (ICDCS) 2016, 2016, : 275 - 280
  • [39] An Ultra Low Energy 9T Half-select-free Subthreshold SRAM Bitcell
    Banerjee, Arijit
    Calhoun, Benton H.
    [J]. 2013 IEEE SOI-3D-SUBTHRESHOLD MICROELECTRONICS TECHNOLOGY UNIFIED CONFERENCE (S3S), 2013,
  • [40] One-Sided Schmitt-Trigger-Based 9T SRAM Cell for Near-Threshold Operation
    Cho, Keonhee
    Park, Juhyun
    Oh, Tae Woo
    Jung, Seong-Ook
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2020, 67 (05) : 1551 - 1561