Micro-Task Processing in Heterogeneous Reconfigurable Systems

被引:0
|
作者
Sebastian Wallner
机构
[1] Technical University of Hamburg-Harburg,Department of Distributed Systems
来源
Journal of Computer Science and Technology | 2005年 / 20卷
关键词
system-on-chip; reconfigurable heterogeneous architectures; configuration instructions; descriptors; parallel processing system; signal processing;
D O I
暂无
中图分类号
学科分类号
摘要
New reconfigurable computing architectures are introduced to overcome some of the limitations of conventional microprocessors and fine-grained reconfigurable devices (e.g., FPGAs). One of the new promising architectures are Configurable System-on-Chip (CSoC) solutions. They were designed to offer high computational performance for real-time signal processing and for a wide range of applications exhibiting high degrees of parallelism. The programming of such systems is an inherently challenging problem due to the lack of an programming model. This paper describes a novel heterogeneous system architecture for signal processing and data streaming applications. It offers high computational performance and a high degree of flexibility and adaptability by employing a micro Task Controller (mTC) unit in conjunction with programmable and configurable hardware. The hierarchically organized architecture provides a programming model, allows an efficient mapping of applications and is shown to be easy scalable to future VLSI technologies. Several mappings of commonly used digital signal processing algorithms for future telecommunication and multimedia systems and implementation results are given for a standard-cell ASIC design realization in 0.18 micron 6-layer UMC CMOS technology.
引用
收藏
页码:624 / 634
页数:10
相关论文
共 50 条
  • [41] Optimizing Matrix Multiplication on Heterogeneous Reconfigurable Systems
    Zhuo, Ling
    Prasanna, Viktor K.
    PARALLEL COMPUTING: ARCHITECTURES, ALGORITHMS AND APPLICATIONS, 2008, 15 : 561 - 568
  • [42] Building Heterogeneous Reconfigurable Systems Using Threads
    Agron, Jason
    Andrews, David
    FPL: 2009 INTERNATIONAL CONFERENCE ON FIELD PROGRAMMABLE LOGIC AND APPLICATIONS, 2009, : 435 - 438
  • [43] Parallel processing architectures for reconfigurable systems
    Vissers, KA
    DESIGN, AUTOMATION AND TEST IN EUROPE CONFERENCE AND EXHIBITION, PROCEEDINGS, 2003, : 396 - 397
  • [44] An Energy Aware Scheduling for Reconfigurable Heterogeneous Systems
    Ghribi, Ines
    Ben Abdallah, Riadh
    Khalgui, Mohamed
    ICSOFT: PROCEEDINGS OF THE 12TH INTERNATIONAL CONFERENCE ON SOFTWARE TECHNOLOGIES, 2017, : 171 - 177
  • [45] HARNESS: Heterogeneous adaptable reconfigurable networked systems
    Dongarra, J
    Fagg, G
    Geist, A
    Kohl, JA
    Papadopoulos, PM
    Scott, SL
    Sunderam, V
    Magliardi, M
    SEVENTH INTERNATIONAL SYMPOSIUM ON HIGH PERFORMANCE DISTRIBUTED COMPUTING - PROCEEDINGS, 1998, : 358 - 359
  • [46] Task scheduling for heterogeneous computing systems
    Shaikhah AlEbrahim
    Imtiaz Ahmad
    The Journal of Supercomputing, 2017, 73 : 2313 - 2338
  • [47] Task scheduling for heterogeneous computing systems
    AlEbrahim, Shaikhah
    Ahmad, Imtiaz
    JOURNAL OF SUPERCOMPUTING, 2017, 73 (06): : 2313 - 2338
  • [48] Reconfigurable heterogeneous communications and core reallocation for dynamic HW task management
    Krasteva, Yana
    de la Torre, Eduardo
    Riesgo, Teresa
    2007 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, 2007, : 873 - 876
  • [49] Task assignment in heterogeneous computing systems
    Ucar, B
    Aykanat, C
    Kaya, K
    Ikinci, M
    JOURNAL OF PARALLEL AND DISTRIBUTED COMPUTING, 2006, 66 (01) : 32 - 46
  • [50] A novel task scheduling for heterogeneous systems
    Ren, XP
    Wan, J
    Hu, GH
    EMBEDDED SOFTWARE AND SYSTEMS, 2005, 3605 : 400 - 405