Low-Power Adaptive Biased Integrated Amplifiers

被引:0
|
作者
Giuseppe Ferri
机构
[1] Universita' di L'Aquila,Dipartimento di Ingegneria Elettrica, Facolta' di Ingegneria
关键词
low-power; adaptive biasing; CMOS; integrated circuits; analog design;
D O I
暂无
中图分类号
学科分类号
摘要
In this paper the author will present the working principle and the applications of a novel adaptive biasing topology, designed to decrease the stand-by power dissipation without affecting the transient performance of low-power amplifiers. The proposed circuit, whose principle and circuit topology can be implemented both in CMOS and in bipolar standard technologies, gives a biasing current whose value depends on the applied input differential voltage and can be set according to the requested transient performance constraints. The adaptive architecture can be utilized in the design of high-efficient low-power operational amplifiers, for the biasing of both the input stage (where the input source current is dynamically increased) and the output stage (where the output current can be controlled and limited). These amplifiers show a very good behaviour, evaluated in terms of two efficiency factors, if compared with those of other adaptive solutions and class-AB topologies, proposed in the literature. Simulation results and also measurements on a chip prototype, fabricated in a standard CMOS technology, are finally presented.
引用
收藏
页码:249 / 262
页数:13
相关论文
共 50 条
  • [1] Low-power adaptive biased integrated amplifiers
    Ferri, G
    [J]. ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2002, 33 (03) : 249 - 262
  • [2] Low-voltage low-power adaptive biased high-efficiency integrated amplifiers
    Ferri, G
    [J]. ICECS 2001: 8TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS, VOLS I-III, CONFERENCE PROCEEDINGS, 2001, : 1529 - 1532
  • [3] A 1.2 V low-power OpAmp for integrated lock-in amplifiers
    Valero, M. R.
    Celma, S.
    Medrano, N.
    Calvo, B.
    Gimeno, C.
    [J]. VLSI CIRCUITS AND SYSTEMS VI, 2013, 8764
  • [4] Integrated Transimpedance Amplifiers Dedicated to Low-Noise and Low-Power Biomedical Applications
    Kamrani, E.
    Chaddad, A.
    Lesage, F.
    Sawan, M.
    [J]. 29TH SOUTHERN BIOMEDICAL ENGINEERING CONFERENCE (SBEC 2013), 2013, : 5 - +
  • [5] Input impedance matching optimization for adaptive low-power low-noise amplifiers
    Chang, Chun-hsiang
    Onabajo, Marvin
    [J]. ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2013, 77 (03) : 583 - 592
  • [6] Input impedance matching optimization for adaptive low-power low-noise amplifiers
    Chun-hsiang Chang
    Marvin Onabajo
    [J]. Analog Integrated Circuits and Signal Processing, 2013, 77 : 583 - 592
  • [7] Minimum noise design of fast bipolar integrated amplifiers with low-power constraint
    Bertuccio, G
    Fasoli, L
    Sampietro, M
    [J]. NUCLEAR INSTRUMENTS & METHODS IN PHYSICS RESEARCH SECTION A-ACCELERATORS SPECTROMETERS DETECTORS AND ASSOCIATED EQUIPMENT, 1998, 409 (1-3): : 286 - 290
  • [8] Rail-to-rail adaptive biased low-power Op-Amp
    Ferri, G
    Cardarilli, GC
    Re, M
    [J]. MICROELECTRONICS JOURNAL, 2001, 32 (03) : 265 - 272
  • [9] An Adaptive and Integrated Low-Power Framework for Multicore Mobile Computing
    Choi, Jongmoo
    Jung, Bumjong
    Choi, Yongjae
    Son, Seiil
    [J]. MOBILE INFORMATION SYSTEMS, 2017, 2017
  • [10] Design and Simulation of Low-Power Multistage Amplifiers
    Ren Mingyuan
    [J]. APPLIED MATERIALS AND ELECTRONICS ENGINEERING, PTS 1-2, 2012, 378-379 : 655 - 658