Low-Power Adaptive Biased Integrated Amplifiers

被引:0
|
作者
Giuseppe Ferri
机构
[1] Universita' di L'Aquila,Dipartimento di Ingegneria Elettrica, Facolta' di Ingegneria
关键词
low-power; adaptive biasing; CMOS; integrated circuits; analog design;
D O I
暂无
中图分类号
学科分类号
摘要
In this paper the author will present the working principle and the applications of a novel adaptive biasing topology, designed to decrease the stand-by power dissipation without affecting the transient performance of low-power amplifiers. The proposed circuit, whose principle and circuit topology can be implemented both in CMOS and in bipolar standard technologies, gives a biasing current whose value depends on the applied input differential voltage and can be set according to the requested transient performance constraints. The adaptive architecture can be utilized in the design of high-efficient low-power operational amplifiers, for the biasing of both the input stage (where the input source current is dynamically increased) and the output stage (where the output current can be controlled and limited). These amplifiers show a very good behaviour, evaluated in terms of two efficiency factors, if compared with those of other adaptive solutions and class-AB topologies, proposed in the literature. Simulation results and also measurements on a chip prototype, fabricated in a standard CMOS technology, are finally presented.
引用
收藏
页码:249 / 262
页数:13
相关论文
共 50 条
  • [31] A low-power high-performance digital predistorter for wideband power amplifiers
    Manyam V.N.
    Pham D.-K.G.
    Jabbour C.
    Desgreys P.
    Analog Integrated Circuits and Signal Processing, 2018, 97 (03) : 483 - 492
  • [32] Low-Power High-Efficiency Class D Audio Power Amplifiers
    Rojas-Gonzalez, Miguel Angel
    Sanchez-Sinencio, Edgar
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2009, 44 (12) : 3272 - 3284
  • [33] An integrated CAD environment for low-power design
    Landman, P
    Mehra, R
    Rabaey, JM
    IEEE DESIGN & TEST OF COMPUTERS, 1996, 13 (02): : 72 - 82
  • [34] Integrated Photonics for Low-Power Packet Networking
    Blumenthal, Daniel J.
    Barton, John
    Beheshti, Neda
    Bowers, John E.
    Burmeister, Emily
    Coldren, Larry A.
    Dummer, Matt
    Epps, Garry
    Fang, Alexander
    Ganjali, Yashar
    Garcia, John
    Koch, Brian
    Lal, Vikrant
    Lively, Erica
    Mack, John
    Masanovic, Milan
    McKeown, Nick
    Nguyen, Kim
    Nicholes, Steven C.
    Park, Hyundai
    Stamenic, Biljana
    Tauke-Pedretti, Anna
    Poulsen, Henrik
    Sysak, Matt
    IEEE JOURNAL OF SELECTED TOPICS IN QUANTUM ELECTRONICS, 2011, 17 (02) : 458 - 471
  • [35] AN INTEGRATED CMOS LOW-POWER UWB TRANSMITTER
    Yuan, Tao
    Lim, Gui-Duo
    Zheng, Yuanjin
    Li, Le-Wei
    Leong, Mook-Seng
    MICROWAVE AND OPTICAL TECHNOLOGY LETTERS, 2009, 51 (06) : 1431 - 1436
  • [36] A LOW-POWER INTEGRATED CATALYTIC GAS SENSOR
    KREBS, P
    GRISEL, A
    SENSORS AND ACTUATORS B-CHEMICAL, 1993, 13 (1-3) : 155 - 158
  • [37] Analysis On the Low-Power Integrated Circuit Technology
    Wang, Wei
    Wang, Bin
    2016 13TH IEEE INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT), 2016, : 1609 - 1611
  • [38] A low-power integrated electronic nose system
    Crego-Calama, Mercedes
    Brongersma, Sywert
    Karabacak, Devrez
    Van Bavel, Mieke
    SENSOR REVIEW, 2012, 32 (01) : 72 - 76
  • [39] Low-power, reconfigurable adaptive equalizer architecture
    Univ of Illinois at Urbana-Champaign, Urbana, United States
    Conf Rec Asilomar Conf Signals Syst Comput, (1391-1395):
  • [40] A Low-Power Circuit for Adaptive Dynamic Programming
    Zheng, Nan
    Mazumder, Pinaki
    2018 31ST INTERNATIONAL CONFERENCE ON VLSI DESIGN AND 2018 17TH INTERNATIONAL CONFERENCE ON EMBEDDED SYSTEMS (VLSID & ES), 2018, : 192 - 197