Design for Stuck-at Fault Testability in Toffoli–Fredkin Reversible Circuits

被引:0
|
作者
Hari Mohan Gaur
Ashutosh Kumar Singh
Umesh Ghanekar
机构
[1] Department of ECE,Department of Computer Applications
[2] ABES Institute of Technology,Department of ECE
[3] Department of ECE,undefined
[4] NIT Kurukshetra,undefined
[5] NIT Kurukshetra,undefined
来源
National Academy Science Letters | 2021年 / 44卷
关键词
Reversible logic circuits; Fault detection; Design for testability;
D O I
暂无
中图分类号
学科分类号
摘要
An intense trade-off arises between testing, hardware and speed of electronic circuits. An efficient design for testability methodology for the detection of stuck-at faults in reversible circuits is presented in this paper by exploiting the properties of Toffoli and Fredkin gates. An (n+1\documentclass[12pt]{minimal} \usepackage{amsmath} \usepackage{wasysym} \usepackage{amsfonts} \usepackage{amssymb} \usepackage{amsbsy} \usepackage{mathrsfs} \usepackage{upgreek} \setlength{\oddsidemargin}{-69pt} \begin{document}$$n+1$$\end{document}) dimensional general test set depicted in the paper is found complete for the detection of single and multiple stuck-at faults in the modified circuit. A set of benchmark circuits are taken for experimentation where the proposed work achieved a reduction up to 25.0%\documentclass[12pt]{minimal} \usepackage{amsmath} \usepackage{wasysym} \usepackage{amsfonts} \usepackage{amssymb} \usepackage{amsbsy} \usepackage{mathrsfs} \usepackage{upgreek} \setlength{\oddsidemargin}{-69pt} \begin{document}$$25.0\%$$\end{document} in gate cost and 35.8%\documentclass[12pt]{minimal} \usepackage{amsmath} \usepackage{wasysym} \usepackage{amsfonts} \usepackage{amssymb} \usepackage{amsbsy} \usepackage{mathrsfs} \usepackage{upgreek} \setlength{\oddsidemargin}{-69pt} \begin{document}$$35.8\%$$\end{document} in quantum cost when compared to the existing work of the area that proves its efficacy towards the reduction in hardware cost with limited degradation in speed.
引用
收藏
页码:215 / 220
页数:5
相关论文
共 50 条
  • [41] Stuck-at tuple-detection: A fault model based on stuck-at faults for improved defect coverage
    Pomeranz, I
    Reddy, SM
    16TH IEEE VLSI TEST SYMPOSIUM, PROCEEDINGS, 1998, : 289 - 294
  • [42] Simplification and modification of multiple controlled Toffoli circuits for testability
    Gaur, Hari Mohan
    Singh, Ashutosh Kumar
    Ghanekar, Umesh
    JOURNAL OF COMPUTATIONAL ELECTRONICS, 2019, 18 (01) : 356 - 363
  • [43] Bridge fault diagnosis using stuck-at fault simulation
    Wu, J
    Rudnick, EM
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2000, 19 (04) : 489 - 495
  • [44] FULLY DELAY AND MULTIPLE STUCK-AT FAULT TESTABLE SEQUENTIAL CIRCUIT DESIGN
    Matrosova, A. Yu.
    Ostanin, S. A.
    Nikolaeva, E. A.
    Kirienko, I. E.
    VESTNIK TOMSKOGO GOSUDARSTVENNOGO UNIVERSITETA-UPRAVLENIE VYCHISLITELNAJA TEHNIKA I INFORMATIKA-TOMSK STATE UNIVERSITY JOURNAL OF CONTROL AND COMPUTER SCIENCE, 2015, 33 (04): : 82 - 90
  • [45] Simplification and modification of multiple controlled Toffoli circuits for testability
    Hari Mohan Gaur
    Ashutosh Kumar Singh
    Umesh Ghanekar
    Journal of Computational Electronics, 2019, 18 : 356 - 363
  • [46] Diagnostic simulation of stuck-at faults in combinational circuits
    Chakravarty, S
    Gong, YM
    Venkataraman, S
    JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 1996, 8 (01): : 87 - 97
  • [47] DISCUSSION ON STUCK-AT FAULTS IN COMBINATIONAL-CIRCUITS
    GURAN, H
    HALICI, U
    INTERNATIONAL JOURNAL OF ELECTRONICS, 1989, 67 (01) : 7 - 14
  • [48] An Efficient Design for Testability Approach of Reversible Logic Circuits
    Mondal, Joyati
    Deb, Arighna
    Das, Debesh K.
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2021, 30 (06)
  • [49] Double-single stuck-at faults: A delay fault model for synchronous sequential circuits
    School of Electrical and Computer Engineering, Purdue University, West Lafayette, IN 47907, United States
    不详
    IEEE Trans Comput Aided Des Integr Circuits Syst, 2009, 1 (426-432):
  • [50] Diagnostics of stuck-at faults in EXOR-circuits
    Zakrevskii, AD
    Zakrevskii, LA
    AVTOMATIKA I VYCHISLITELNAYA TEKHNIKA, 1997, (02): : 23 - 31