Design for Stuck-at Fault Testability in Toffoli–Fredkin Reversible Circuits

被引:0
|
作者
Hari Mohan Gaur
Ashutosh Kumar Singh
Umesh Ghanekar
机构
[1] Department of ECE,Department of Computer Applications
[2] ABES Institute of Technology,Department of ECE
[3] Department of ECE,undefined
[4] NIT Kurukshetra,undefined
[5] NIT Kurukshetra,undefined
来源
National Academy Science Letters | 2021年 / 44卷
关键词
Reversible logic circuits; Fault detection; Design for testability;
D O I
暂无
中图分类号
学科分类号
摘要
An intense trade-off arises between testing, hardware and speed of electronic circuits. An efficient design for testability methodology for the detection of stuck-at faults in reversible circuits is presented in this paper by exploiting the properties of Toffoli and Fredkin gates. An (n+1\documentclass[12pt]{minimal} \usepackage{amsmath} \usepackage{wasysym} \usepackage{amsfonts} \usepackage{amssymb} \usepackage{amsbsy} \usepackage{mathrsfs} \usepackage{upgreek} \setlength{\oddsidemargin}{-69pt} \begin{document}$$n+1$$\end{document}) dimensional general test set depicted in the paper is found complete for the detection of single and multiple stuck-at faults in the modified circuit. A set of benchmark circuits are taken for experimentation where the proposed work achieved a reduction up to 25.0%\documentclass[12pt]{minimal} \usepackage{amsmath} \usepackage{wasysym} \usepackage{amsfonts} \usepackage{amssymb} \usepackage{amsbsy} \usepackage{mathrsfs} \usepackage{upgreek} \setlength{\oddsidemargin}{-69pt} \begin{document}$$25.0\%$$\end{document} in gate cost and 35.8%\documentclass[12pt]{minimal} \usepackage{amsmath} \usepackage{wasysym} \usepackage{amsfonts} \usepackage{amssymb} \usepackage{amsbsy} \usepackage{mathrsfs} \usepackage{upgreek} \setlength{\oddsidemargin}{-69pt} \begin{document}$$35.8\%$$\end{document} in quantum cost when compared to the existing work of the area that proves its efficacy towards the reduction in hardware cost with limited degradation in speed.
引用
收藏
页码:215 / 220
页数:5
相关论文
共 50 条
  • [31] Diagnostics of Stuck-at Faults in Exor Circuits
    Autom Control Comput Sci, 2 (17):
  • [32] AN ALGORITHM FOR STUCK-AT FAULT COVERAGE ANALYSIS OF COMBINATIONAL AND SEQUENTIAL LOGIC-CIRCUITS
    TUNG, LJ
    JOURNAL OF THE FRANKLIN INSTITUTE-ENGINEERING AND APPLIED MATHEMATICS, 1989, 326 (02): : 221 - 233
  • [33] Test generation for acyclic sequential circuits with single stuck-at fault combinational ATPG
    Ichihara, H
    Inoue, T
    DESIGN, AUTOMATION AND TEST IN EUROPE CONFERENCE AND EXHIBITION, PROCEEDINGS, 2003, : 1180 - 1181
  • [34] Buying time for the stuck-at fault model
    Rearick, J
    INTERNATIONAL TEST CONFERENCE 1998, PROCEEDINGS, 1998, : 1167 - 1167
  • [35] Stuck-at Fault Diagnosis in Scan Chains
    Dounavi, Helen-Maria
    Tsiatouhas, Yiorgos
    2014 9TH IEEE INTERNATIONAL CONFERENCE ON DESIGN & TECHNOLOGY OF INTEGRATED SYSTEMS IN NANOSCALE ERA (DTIS 2014), 2014,
  • [36] SIFU! - A didactic stuck-at fault simulator
    Correia, VP
    Lubaszewski, M
    Reis, AI
    2003 IEEE INTERNATIONAL CONFERENCE ON MICROELECTRONIC SYSTEMS EDUCATION, PROCEEDINGS, 2003, : 93 - 94
  • [37] Boolean Difference Technique for Detecting All Missing Gate and Stuck-at Faults in Reversible Circuits
    Mondal, Joyati
    Mondal, Bappaditya
    Kole, Dipak Kumar
    Rahaman, Hafizur
    Das, Debesh Kumar
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2019, 28 (12)
  • [38] Droop sensitivity of stuck-at fault tests
    Mitra, D.
    Sur-Kolay, S.
    Bhattacharya, B. B.
    IET COMPUTERS AND DIGITAL TECHNIQUES, 2009, 3 (02): : 175 - 183
  • [39] On diagnosing multiple stuck-at faults using multiple and single fault simulation in combinational circuits
    Takahashi, H
    Boateng, KO
    Saluja, KK
    Takamatsu, Y
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2002, 21 (03) : 362 - 368
  • [40] Fast Enhancement of Validation Test Sets for Improving the Stuck-at Fault Coverage of RTL Circuits
    Lingappan, Loganathan
    Gangaram, Vijay
    Jha, Niraj K.
    Chakravarty, Sreejit
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2009, 17 (05) : 697 - 708