Optimized Hardware Implementation for Forward Quantization of H.264/AVC

被引:0
|
作者
G. A. Ruiz
J. A. Michell
机构
[1] University of Cantabria,Department of Electronics and Computers, Facultad de Ciencias
来源
关键词
Quantization; H.264/AVC; Truncated booth multiplier;
D O I
暂无
中图分类号
学科分类号
摘要
An efficient implementation for the computation of the forward quantization of H.264/AVC is presented. It uses a modified reformulation of quantization expressions, in full compliance with the standard, combined with an adaptive truncated Booth multiplier to reduce hardware complexity. The JM reference software’s C code has been rewritten to analyze the effect of the proposed approach. Simulations carried out on several typical video sequences with different texture characteristics demonstrate the validity of this approach with an improvement in the PSNR at low QP, between a maximum of +0.8 dB and a minimum of 0.3 dB, with a slight increment in the bit-rate of about 0.8 %. However, this improvement is smoothed for typical values of QP and only an insignificant difference is found with respect to the JM results. The proposed architecture synthesized in the AMS 0.35μm technology, which is suitable for VLSI implementation, reduces the area by 26 %, the power by 32 % and the critical path delay by 21 % in comparison with a classic implementation.
引用
收藏
页码:35 / 41
页数:6
相关论文
共 50 条
  • [1] Optimized Hardware Implementation for Forward Quantization of H.264/AVC
    Ruiz, G. A.
    Michell, J. A.
    [J]. JOURNAL OF SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2013, 72 (01): : 35 - 41
  • [2] PERCEPTUALLY OPTIMIZED QUANTIZATION TABLES FOR H.264/AVC
    Chen, Heng
    Braeckman, Geert
    Barbarien, Joeri
    Munteanu, Adrian
    Schelkens, Peter
    [J]. APPLICATIONS OF DIGITAL IMAGE PROCESSING XXXIII, 2010, 7798
  • [3] On Hardware Implementations Of DCT and Quantization Blocks for H.264/AVC
    Roman Kordasiewicz
    Shahram Shirani
    [J]. The Journal of VLSI Signal Processing Systems for Signal, Image, and Video Technology, 2007, 47 : 93 - 102
  • [4] On hardware implementations of DCT and quantization blocks for H.264/AVC
    Kordasiewicz, Roman
    Shirani, Shahram
    [J]. JOURNAL OF VLSI SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2007, 47 (03): : 189 - 199
  • [5] On hardware implementations of DCT and quantization blocks for H.264/AVC
    Kordasiewicz, Roman
    Shirani, Shahram
    [J]. JOURNAL OF VLSI SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2007, 47 (02): : 93 - 102
  • [6] On Hardware Implementations Of DCT and Quantization Blocks for H.264/AVC
    Roman Kordasiewicz
    Shahram Shirani
    [J]. The Journal of VLSI Signal Processing Systems for Signal, Image, and Video Technology, 2007, 47 : 189 - 199
  • [7] Fast Rate Distortion Optimized Quantization For H.264/AVC
    Wen, JiangTao
    Xiao, Mou
    Chen, Jianwen
    Tao, Pin
    Wang, Chao
    [J]. 2010 DATA COMPRESSION CONFERENCE (DCC 2010), 2010, : 557 - 557
  • [8] High-speed implementation of rate-distortion optimized quantization for H.264/AVC
    He, Jing
    Yang, Fuzheng
    [J]. SIGNAL IMAGE AND VIDEO PROCESSING, 2015, 9 (03) : 543 - 551
  • [9] High-speed implementation of rate-distortion optimized quantization for H.264/AVC
    Jing He
    Fuzheng Yang
    [J]. Signal, Image and Video Processing, 2015, 9 : 543 - 551
  • [10] Efficient hardware implementation for H.264/AVC motion estimation
    Bojnordi, Mahdi Nazm
    Semsarzadeh, Mehdi
    Hashemi, Mahmoud Reza
    Fatemi, Omid
    [J]. 2006 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS, 2006, : 1749 - +