On Hardware Implementations Of DCT and Quantization Blocks for H.264/AVC

被引:0
|
作者
Roman Kordasiewicz
Shahram Shirani
机构
[1] McMaster University,Department of Electrical and Computer Engineering
关键词
H.264/AVC; JVT; MPEG4; integer DCT; Quantization; Xilinx Virtex 2-Pro; PPC; FPGA; architecture; hardware implementations;
D O I
暂无
中图分类号
学科分类号
摘要
H.264/AVC also known as MPEG 4 part 10 or JVT, is a recently established video coding standard by the Joint Video Team (JVT) of the ISO/IEC MPEG and ITU-T VCEG. The main goal of the paper is to give a broader understanding of the design considerations for the transform and quantization blocks from H.264/AVC, by presenting area and speed optimized implementations of these blocks. The area optimized design can be used in low performance applications like mobile devices, while the speed optimized designs can be used in high definition encoders. Various designs with these blocks were synthesized with 0.18 μm TSCM technology and were also implemented on a Xilinx FPGA. The resulting gate counts were anywhere from 294 to 47,762 gates and the throughput was anywhere from 6 to 2,552 M pixels/s depending on block and optimization. In addition, a system on a programmable chip implementation of the DCT and quantization blocks is presented, which uses the Xilinx Virtex II-Pro’s FPGA and its Power PC. Using this system it is possible to process 0.8 M pixels/s.
引用
收藏
页码:189 / 199
页数:10
相关论文
共 50 条
  • [1] On hardware implementations of DCT and quantization blocks for H.264/AVC
    Kordasiewicz, Roman
    Shirani, Shahram
    [J]. JOURNAL OF VLSI SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2007, 47 (03): : 189 - 199
  • [2] On Hardware Implementations Of DCT and Quantization Blocks for H.264/AVC
    Roman Kordasiewicz
    Shahram Shirani
    [J]. The Journal of VLSI Signal Processing Systems for Signal, Image, and Video Technology, 2007, 47 : 93 - 102
  • [3] On hardware implementations of DCT and quantization blocks for H.264/AVC
    Kordasiewicz, Roman
    Shirani, Shahram
    [J]. JOURNAL OF VLSI SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2007, 47 (02): : 93 - 102
  • [4] ASIC and FPGA implementations of H.264 DCT and quantization blocks
    Kordasiewicz, RC
    Shirani, S
    [J]. 2005 International Conference on Image Processing (ICIP), Vols 1-5, 2005, : 3217 - 3220
  • [5] Optimized Hardware Implementation for Forward Quantization of H.264/AVC
    Ruiz, G. A.
    Michell, J. A.
    [J]. JOURNAL OF SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2013, 72 (01): : 35 - 41
  • [6] Optimized Hardware Implementation for Forward Quantization of H.264/AVC
    G. A. Ruiz
    J. A. Michell
    [J]. Journal of Signal Processing Systems, 2013, 72 : 35 - 41
  • [7] Improved conversion from DCT blocks to integer cosine transform blocks in H.264/AVC
    He, Zhihua
    Bystrom, Maja
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS FOR VIDEO TECHNOLOGY, 2008, 18 (06) : 851 - 857
  • [8] A fast intra prediction mode decision using DCT and quantization for H.264/AVC
    Kim, Dae-Yeon
    Lee, Yung-Lyul
    [J]. SIGNAL PROCESSING-IMAGE COMMUNICATION, 2011, 26 (8-9) : 455 - 465
  • [9] Low Power Architecture Design and Hardware Implementations of Deblocking Filter in H.264/AVC
    Chung, Hua-Chang
    Chen, Zong-Yi
    Chang, Pao-Chi
    [J]. IEEE TRANSACTIONS ON CONSUMER ELECTRONICS, 2011, 57 (02) : 713 - 719
  • [10] Low Power Architecture Design and Hardware Implementations of Deblocking Filter in H.264/AVC
    Chung, Hua-Chang
    Chen, Zong-Yi
    Chang, Pao-Chi
    [J]. IEEE INTERNATIONAL CONFERENCE ON CONSUMER ELECTRONICS (ICCE 2011), 2011, : 405 - 406