Theory and verification of operator design methodology

被引:0
|
作者
ZiYi Hu
Yong Zhao
XinAn Wang
Ru Huang
Teng Wang
Xing Zhang
机构
[1] Peking University Shenzhen Graduate School,Key Lab of Integrated Microsystem Science and Engineering Applications
[2] Peking University,Institute of Microelectronics
来源
关键词
operator design methodology; H.264 encoder; integrated circuit; hardware;
D O I
暂无
中图分类号
学科分类号
摘要
Non-recurring-engineering (NRE) and time-to-market play an increasingly important role in the field of IC design. Meanwhile, with the continuous development of IC manufacturing technology, it is necessary to propose a novel design methodology to shorten design cycle and enhance design efficiency. In this paper, operator design methodology (ODM) is presented and an H.264 encoder is implemented as a verification. According to the flow of ODM, the register transfer level (RTL) design of H.264 encoder has been accomplished with 15 manmonths, which is lower than the average 19 man-months in the field of traditional application specific integrated circuit (ASIC) design. Moreover, with the advantage of operator design library, the design has a comparable performance with other ASIC implementations. The obtained design can support a real-time video encoding of 720p at 60 frames per second or 1080p at 30 frames per second, working at 167 MHz with SMIC 0.13 μm CMOS technology. These results provide good evidence for the practicability and efficiency of ODM.
引用
收藏
页码:480 / 490
页数:10
相关论文
共 50 条
  • [41] A formal methodology for integral security design and verification of network protocols
    Diaz, Jesus
    Arroyo, David
    Rodriguez, Francisco B.
    [J]. JOURNAL OF SYSTEMS AND SOFTWARE, 2014, 89 : 87 - 98
  • [42] Reusable and Flexible Verification Methodology from Architecture to RTL Design
    Lee, Wen-Ping
    Wang, Cheng-Yeh
    [J]. 2015 International symposium on VLSI Design, Automation and Test (VLSI-DAT), 2015,
  • [43] A Verification-Aware Design Methodology for Thread Pipelining Parallelization
    Jian, Guo-An
    Chien, Cheng-An
    Chen, Peng-Sheng
    Guo, Jiun-In
    [J]. IEICE TRANSACTIONS ON INFORMATION AND SYSTEMS, 2012, E95D (10): : 2505 - 2513
  • [44] A methodology aimed at better integration of functional verification and RTL design
    da Silva, Karina R. G.
    Melcher, Elmar U. K.
    Maia, Isaac
    Cunha, Henrique do N.
    [J]. DESIGN AUTOMATION FOR EMBEDDED SYSTEMS, 2005, 10 (04) : 285 - 298
  • [45] A High Efficiency Straightforward Design and Verification Methodology for PLL Systems
    Scholl, Markus
    Zhang, Ye
    Wunderlich, Ralf
    Heinen, Stefan
    [J]. 2016 IEEE 59TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2016, : 341 - 344
  • [46] User defined coverage - A tool supported methodology for design verification
    Grinwald, R
    Harel, E
    Orgad, M
    Ur, S
    Ziv, A
    [J]. 1998 DESIGN AUTOMATION CONFERENCE, PROCEEDINGS, 1998, : 158 - 163
  • [47] A system design methodology for reducing system integration time and facilitating modular design verification
    Shannon, Lesley
    Fort, Blair
    Parikh, Samir
    Patel, Arun
    Saldana, Manuel
    Chow, Paul
    [J]. 2006 INTERNATIONAL CONFERENCE ON FIELD PROGRAMMABLE LOGIC AND APPLICATIONS, PROCEEDINGS, 2006, : 289 - 294
  • [48] Operator Design Methodology and Implementation of H.264 NAL Encoder
    Hu, Ziyi
    Li, Ling
    Wang, Xin'an
    Chen, Chad
    [J]. 2012 2ND INTERNATIONAL CONFERENCE ON APPLIED ROBOTICS FOR THE POWER INDUSTRY (CARPI), 2012, : 1087 - 1090
  • [49] A DISCRETE CONTROL MODEL OF OPERATOR FUNCTION - A METHODOLOGY FOR INFORMATION DISPLAY DESIGN
    MITCHELL, CM
    MILLER, RA
    [J]. IEEE TRANSACTIONS ON SYSTEMS MAN AND CYBERNETICS, 1986, 16 (03): : 343 - 357
  • [50] A Novel Reconfigurable Operator Based IC Design Methodology for Multimedia Processing
    Dai Peng
    Wang Xin'an
    Zhang Xing
    [J]. TENCON 2009 - 2009 IEEE REGION 10 CONFERENCE, VOLS 1-4, 2009, : 1404 - 1408