On-the-Fly Reseeding: A New Reseeding Technique for Test-Per-Clock BIST

被引:0
|
作者
Emmanouil Kalligeros
Xrysovalantis Kavousianos
Dimitris Bakalis
Dimitris Nikolos
机构
[1] University of Patras,Department of Computer Engineering & Informatics
[2] Computer Technology Institute,undefined
来源
关键词
built-in self-test; test-per-clock schemes; linear feedback shift registers; accumulator-based test pattern generators; reseeding;
D O I
暂无
中图分类号
学科分类号
摘要
In this paper we present a new reseeding technique for test-per-clock test pattern generation suitable for at-speed testing of circuits with random-pattern resistant faults. Our technique eliminates the need of a ROM for storing the seeds since the reseeding is performed on-the-fly by inverting the logic value of some of the bits of the next state of the Test Pattern Generator (TPG). The proposed reseeding technique is generic and can be applied to TPGs based on both Linear Feedback Shift Registers (LFSRs) and accumulators. An efficient algorithm for selecting reseeding points is also presented, which targets complete fault coverage and allows to well exploiting the trade-off between hardware overhead and test length. Using experimental results we show that the proposed method compares favorably to the other already known techniques with respect to test length and the hardware implementation cost.
引用
收藏
页码:315 / 332
页数:17
相关论文
共 37 条
  • [1] On-the-fly reseeding: A new reseeding technique for test-per-clock BIST
    Kalligeros, E
    Kavousianos, X
    Bakalis, D
    Nikolos, D
    JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2002, 18 (03): : 315 - 332
  • [2] Hierarchical BIST: Test-per-clock BIST with low overhead
    Yamaguchi, Kenichi
    Inoue, Michiko
    Fujiwara, Hideo
    ELECTRONICS AND COMMUNICATIONS IN JAPAN PART II-ELECTRONICS, 2007, 90 (06): : 47 - 58
  • [3] Multiphase BIST: A new reseeding technique for high test-data compression
    Kalligeros, E
    Kavousianos, X
    Nikolos, D
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2004, 23 (10) : 1429 - 1446
  • [4] E-BIST: enhanced test-per-clock BIST architecture
    Son, Y
    Chong, J
    Russell, G
    IEE PROCEEDINGS-COMPUTERS AND DIGITAL TECHNIQUES, 2002, 149 (01): : 9 - 15
  • [5] A Low Power Testing Architecture for Test-per-Clock BIST
    Sun Haijun
    Wang Xuanming
    Lei Shaochong
    Shao Zhibiao
    PROCEEDINGS OF 2012 INTERNATIONAL CONFERENCE ON IMAGE ANALYSIS AND SIGNAL PROCESSING, 2012, : 377 - 381
  • [6] A reseeding technique for LFSR-based BIST applications
    Lai, NC
    Wang, SJ
    PROCEEDINGS OF THE 11TH ASIAN TEST SYMPOSIUM (ATS 02), 2002, : 200 - 205
  • [7] A low cost test pattern generator for test-per-clock BIST scheme
    Lei, Shaochong
    Wang, Zhen
    Liu, Zeye
    Liang, Feng
    IEICE ELECTRONICS EXPRESS, 2010, 7 (10): : 672 - 677
  • [8] Hybrid BIST optimization using reseeding and test set compaction
    Jervan, Gert
    Orasson, Elmet
    Krum, Helena
    Ubar, Raimund
    DSD 2007: 10TH EUROMICRO CONFERENCE ON DIGITAL SYSTEM DESIGN ARCHITECTURES, METHODS AND TOOLS, PROCEEDINGS, 2007, : 596 - 603
  • [9] Hybrid BIST optimization using reseeding and test set compaction
    Jervan, Gert
    Orasson, Elmet
    Kruus, Helena
    Ubar, Rairnund
    MICROPROCESSORS AND MICROSYSTEMS, 2008, 32 (5-6) : 254 - 262
  • [10] An efficient seeds selection method for LFSR-based test-per-clock BIST
    Kalligeros, E
    Kavousianos, X
    Bakalis, D
    Nikolos, D
    PROCEEDING OF THE 2002 3RD INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN, 2002, : 261 - 266