Hierarchical BIST: Test-per-clock BIST with low overhead

被引:1
|
作者
Yamaguchi, Kenichi [1 ]
Inoue, Michiko [1 ]
Fujiwara, Hideo [1 ]
机构
[1] Nara Inst Sci & Technol, Grad Sch Informat Sch, Nara 6300192, Japan
关键词
design for testability; register transfer level; built-in self-test; single-control testability;
D O I
10.1002/ecjb.20362
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
We have proposed a hierarchical built-in self-test (BIST) mechanism for register-transfer level (RTL) circuits, to simplify testing design methods. Hierarchical BIST is a two-layered approach to BIST that operates at the register-transfer level and gate level. At the register-transfer level, the test-pattern generator creates a test pattern and applies it to the module under test, and creates a pathway that enables the response analyzer to monitor the results. At the gate level, the error-detection rate for the module under test is tested by simulating errors. An advantage of the hierarchical BIST approach is that high detection rates can be achieved with low hardware overhead. In this paper, we propose time-division single-control testability as a testability model for hierarchical BIST. We conducted tests that demonstrate this is an effective way to reduce test execution time and hardware overhead. (C) 2007 Wiley Periodicals, Inc.
引用
收藏
页码:47 / 58
页数:12
相关论文
共 50 条
  • [1] E-BIST: enhanced test-per-clock BIST architecture
    Son, Y
    Chong, J
    Russell, G
    IEE PROCEEDINGS-COMPUTERS AND DIGITAL TECHNIQUES, 2002, 149 (01): : 9 - 15
  • [2] A Low Power Testing Architecture for Test-per-Clock BIST
    Sun Haijun
    Wang Xuanming
    Lei Shaochong
    Shao Zhibiao
    PROCEEDINGS OF 2012 INTERNATIONAL CONFERENCE ON IMAGE ANALYSIS AND SIGNAL PROCESSING, 2012, : 377 - 381
  • [3] A low cost test pattern generator for test-per-clock BIST scheme
    Lei, Shaochong
    Wang, Zhen
    Liu, Zeye
    Liang, Feng
    IEICE ELECTRONICS EXPRESS, 2010, 7 (10): : 672 - 677
  • [4] On-the-fly reseeding: A new reseeding technique for test-per-clock BIST
    Kalligeros, E
    Kavousianos, X
    Bakalis, D
    Nikolos, D
    JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2002, 18 (03): : 315 - 332
  • [5] On-the-Fly Reseeding: A New Reseeding Technique for Test-Per-Clock BIST
    Emmanouil Kalligeros
    Xrysovalantis Kavousianos
    Dimitris Bakalis
    Dimitris Nikolos
    Journal of Electronic Testing, 2002, 18 : 315 - 332
  • [6] SR-TPG: A Low Transition Test Pattern Generator for Test-per-Clock and Test-per-Scan BIST
    Abu-Issa, Abdallatif S.
    Tumar, Iyad K.
    Ghanem, Wasel T.
    2015 10TH INTERNATIONAL DESIGN & TEST SYMPOSIUM (IDT), 2015, : 124 - 128
  • [7] An efficient seeds selection method for LFSR-based test-per-clock BIST
    Kalligeros, E
    Kavousianos, X
    Bakalis, D
    Nikolos, D
    PROCEEDING OF THE 2002 3RD INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN, 2002, : 261 - 266
  • [8] Test-Per-Clock Logic BIST with Semi-Deterministic Test Patterns and Zero-Aliasing Compactor
    O. Novák
    Z. Plíva
    J. Nosek
    A. Hlawiczka
    T. Garbolino
    K. Gucwa
    Journal of Electronic Testing, 2004, 20 : 109 - 122
  • [9] A Low Power Test-per-Clock BIST Scheme Through Selectively Activating Multi Two-Bit TRCs
    Zhou, Bin
    Wu, Xinchun
    2014 FOURTH INTERNATIONAL CONFERENCE ON INSTRUMENTATION AND MEASUREMENT, COMPUTER, COMMUNICATION AND CONTROL (IMCCC), 2014, : 505 - 509
  • [10] Test-per-clock logic BIST with semi-deterministic test patterns and zero-aliasing compactor
    Novák, O
    Plíva, Z
    Nosek, J
    Hlawiczka, A
    Garbolino, T
    Gucwa, K
    JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2004, 20 (01): : 109 - 122