共 50 条
- [21] BIST scheduling with multi-phase test clock Xi Tong Gong Cheng Yu Dian Zi Ji Shu/Systems Engineering and Electronics, 2004, 26 (09):
- [22] Power reduction in test-per-scan BIST 6TH IEEE INTERNATIONAL ON-LINE TESTING WORKSHOP, PROCEEDINGS, 2000, : 133 - 138
- [23] On Chip Signal Generators for Low Overhead ADC BIST JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2012, 28 (05): : 615 - 623
- [25] BIST for clock jitter measurements PROCEEDINGS OF THE 2003 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL V: BIO-MEDICAL CIRCUITS & SYSTEMS, VLSI SYSTEMS & APPLICATIONS, NEURAL NETWORKS & SYSTEMS, 2003, : 577 - 580
- [26] Tackling test trade-offs for BIST RTL data paths: BIST area overhead, test application time and power dissipation INTERNATIONAL TEST CONFERENCE 2001, PROCEEDINGS, 2001, : 72 - 81
- [27] A Low Power Test Pattern Generator for BIST IEICE TRANSACTIONS ON ELECTRONICS, 2010, E93C (05): : 696 - 702
- [28] Hardware Overhead Reduction for Memory BIST 2008 IEEE INTERNATIONAL TEST CONFERENCE, VOLS 1 AND 2, PROCEEDINGS, 2008, : 1046 - 1046
- [29] Low power Test Pattern Generator for BIST 2015 SELECTED PROBLEMS OF ELECTRICAL ENGINEERING AND ELECTRONICS (WZEE), 2015,
- [30] Special ATPG to correlate test patterns for low-overhead mixed-mode BIST SEVENTH ASIAN TEST SYMPOSIUM (ATS'98), PROCEEDINGS, 1998, : 492 - 499