Hierarchical BIST: Test-per-clock BIST with low overhead

被引:1
|
作者
Yamaguchi, Kenichi [1 ]
Inoue, Michiko [1 ]
Fujiwara, Hideo [1 ]
机构
[1] Nara Inst Sci & Technol, Grad Sch Informat Sch, Nara 6300192, Japan
关键词
design for testability; register transfer level; built-in self-test; single-control testability;
D O I
10.1002/ecjb.20362
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
We have proposed a hierarchical built-in self-test (BIST) mechanism for register-transfer level (RTL) circuits, to simplify testing design methods. Hierarchical BIST is a two-layered approach to BIST that operates at the register-transfer level and gate level. At the register-transfer level, the test-pattern generator creates a test pattern and applies it to the module under test, and creates a pathway that enables the response analyzer to monitor the results. At the gate level, the error-detection rate for the module under test is tested by simulating errors. An advantage of the hierarchical BIST approach is that high detection rates can be achieved with low hardware overhead. In this paper, we propose time-division single-control testability as a testability model for hierarchical BIST. We conducted tests that demonstrate this is an effective way to reduce test execution time and hardware overhead. (C) 2007 Wiley Periodicals, Inc.
引用
收藏
页码:47 / 58
页数:12
相关论文
共 50 条
  • [21] BIST scheduling with multi-phase test clock
    Zhang, Hong
    Xu, Dong-Ming
    Li, Yu-Shan
    Xi Tong Gong Cheng Yu Dian Zi Ji Shu/Systems Engineering and Electronics, 2004, 26 (09):
  • [22] Power reduction in test-per-scan BIST
    Zhang, XD
    Roy, K
    6TH IEEE INTERNATIONAL ON-LINE TESTING WORKSHOP, PROCEEDINGS, 2000, : 133 - 138
  • [23] On Chip Signal Generators for Low Overhead ADC BIST
    Duan, Jingbo
    Vasan, Bharath
    Zhao, Chen
    Chen, Degang
    Geiger, Randall
    JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2012, 28 (05): : 615 - 623
  • [24] An Accumulator-Based Test-Per-Clock Scheme
    Magos, Dimitrios
    Voyiatzis, Ioannis
    Tarnick, Steffen
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2011, 19 (06) : 1090 - 1094
  • [25] BIST for clock jitter measurements
    Cheng, KH
    Jiang, SY
    Chen, ZS
    PROCEEDINGS OF THE 2003 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL V: BIO-MEDICAL CIRCUITS & SYSTEMS, VLSI SYSTEMS & APPLICATIONS, NEURAL NETWORKS & SYSTEMS, 2003, : 577 - 580
  • [26] Tackling test trade-offs for BIST RTL data paths: BIST area overhead, test application time and power dissipation
    Nicolici, N
    Al-Hashimi, BM
    INTERNATIONAL TEST CONFERENCE 2001, PROCEEDINGS, 2001, : 72 - 81
  • [27] A Low Power Test Pattern Generator for BIST
    Lei, Shaochong
    Liang, Feng
    Liu, Zeye
    Wang, Xiaoying
    Wang, Zhen
    IEICE TRANSACTIONS ON ELECTRONICS, 2010, E93C (05): : 696 - 702
  • [28] Hardware Overhead Reduction for Memory BIST
    Arai, Masayuki
    Iwasaki, Kazuhiko
    Nakao, Michinobu
    Suzuki, Iwao
    2008 IEEE INTERNATIONAL TEST CONFERENCE, VOLS 1 AND 2, PROCEEDINGS, 2008, : 1046 - 1046
  • [29] Low power Test Pattern Generator for BIST
    Puczko, Miroslaw
    2015 SELECTED PROBLEMS OF ELECTRICAL ENGINEERING AND ELECTRONICS (WZEE), 2015,
  • [30] Special ATPG to correlate test patterns for low-overhead mixed-mode BIST
    Karkala, M
    Touba, NA
    Wunderlich, HJ
    SEVENTH ASIAN TEST SYMPOSIUM (ATS'98), PROCEEDINGS, 1998, : 492 - 499