An area-and-power-efficient 8.4-bit ENOB 30 MS/s SAR ADC in 65 nm CMOS

被引:0
|
作者
Ye Xu
Pieter Harpe
Trond Ytterdal
机构
[1] Norwegian University of Science and Technology,Department of Electronics and Telecommunication
[2] Eindhoven University of Technology,Department of Electrical Engineering
关键词
Analog-to-digital converter (ADC); Successive approximation register (SAR); Ultrasound imaging systems; Power efficiency; Area efficiency;
D O I
暂无
中图分类号
学科分类号
摘要
Area and power consumption are two main concerns for the electronics towards the digitalization of in-probe 3D ultrasound imaging systems. This work presents a 10-bit 30 MS/s successive approximation register analog-to-digital converter, which achieves good area efficiency as well as power efficiency, by using a symmetrical MSB-capacitor-split capacitor array with customized small-value finger capacitors. Moreover, simplified dynamic digital logic and a dynamic comparator have been designed. Fabricated in a 65 nm CMOS technology, the core circuit only occupies 0.016 mm2. The ADC achieves a signal-to-noise ratio of 52.2 dB, and consumes 61.3 μW at 30 MS/s from a 1 V supply voltage, resulting in a figure of merit (FoM) of 6.2 fJ/conversion-step. The FoM defined by including the area is 0.1 mm2 fJ/conversion-step.
引用
收藏
页码:17 / 27
页数:10
相关论文
共 50 条
  • [31] Area-efficient Low-Power 8-Bit 20-MS/s SAR ADC in 0.18μm CMOS
    Atkin, E.
    Normanov, D.
    2014 29TH INTERNATIONAL CONFERENCE ON MICROELECTRONICS PROCEEDINGS - MIEL 2014, 2014, : 451 - 454
  • [32] A 7-bit 50MS/s Single-ended Asynchronous SAR ADC in 65nm CMOS
    Xu, Ye
    Ytterdal, Trond
    2013 NORCHIP, 2013,
  • [33] An Embedded Passive Gain Technique for Asynchronous SAR ADC Achieving 10.2 ENOB 1.36-mW at 95-MS/s in 65 nm CMOS
    Nam, Jae-Won
    Chen, Mike Shuo-Wei
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2016, 63 (10) : 1628 - 1638
  • [34] A 10-bit 150 MS/s Current Mode SAR ADC in 90 nm CMOS
    Elkafrawy, Abdelrahman
    Anders, Jens
    Ortmanns, Maurits
    2015 11TH CONFERENCE ON PH.D. RESEARCH IN MICROELECTRONICS AND ELECTRONICS (PRIME), 2015, : 274 - 277
  • [35] A 14-bit 100-MS/s CMOS pipelined ADC with 11.3 ENOB
    王科
    范超杰
    周健军
    潘文捷
    Journal of Semiconductors, 2013, 34 (08) : 172 - 176
  • [36] A 10.4-ENOB 120MS/s SAR ADC with DAC Linearity Calibration in 90nm CMOS
    Zhu, Yan
    Chan, Chi-Hang
    Seng-Pan, U.
    Martins, R. P.
    PROCEEDINGS OF THE 2013 IEEE ASIAN SOLID-STATE CIRCUITS CONFERENCE (A-SSCC), 2013, : 69 - 72
  • [37] A 14-bit 100-MS/s CMOS pipelined ADC with 11.3 ENOB
    Wang Ke
    Fan Chaojie
    Zhou Jianjun
    Pan Wenjie
    JOURNAL OF SEMICONDUCTORS, 2013, 34 (08)
  • [38] A 12-bit, 100 kS/s, PVT robust SAR ADC in 65 nm CMOS process
    Ahmadlou, Mohammad
    Dundar, Gunhan
    Dogan, Hakan
    MICROELECTRONICS JOURNAL, 2024, 149
  • [39] A 12-bit 160-MS/s Ping-Pong Subranged-SAR ADC in 65nm CMOS
    Chung, Yung-Hui
    Hsu, Ya-Mien
    Yen, Chia-Wei
    Rih, Wei-Shu
    PROCEEDINGS INTERNATIONAL SOC DESIGN CONFERENCE 2017 (ISOCC 2017), 2017, : 5 - 6
  • [40] A 9-bit 100-MS/s 1.46-mW Tri-Level SAR ADC in 65 nm CMOS
    Chen, Yanfei
    Tsukamoto, Sanroku
    Kuroda, Tadahiro
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2010, E93A (12) : 2600 - 2608