An area-and-power-efficient 8.4-bit ENOB 30 MS/s SAR ADC in 65 nm CMOS

被引:0
|
作者
Ye Xu
Pieter Harpe
Trond Ytterdal
机构
[1] Norwegian University of Science and Technology,Department of Electronics and Telecommunication
[2] Eindhoven University of Technology,Department of Electrical Engineering
关键词
Analog-to-digital converter (ADC); Successive approximation register (SAR); Ultrasound imaging systems; Power efficiency; Area efficiency;
D O I
暂无
中图分类号
学科分类号
摘要
Area and power consumption are two main concerns for the electronics towards the digitalization of in-probe 3D ultrasound imaging systems. This work presents a 10-bit 30 MS/s successive approximation register analog-to-digital converter, which achieves good area efficiency as well as power efficiency, by using a symmetrical MSB-capacitor-split capacitor array with customized small-value finger capacitors. Moreover, simplified dynamic digital logic and a dynamic comparator have been designed. Fabricated in a 65 nm CMOS technology, the core circuit only occupies 0.016 mm2. The ADC achieves a signal-to-noise ratio of 52.2 dB, and consumes 61.3 μW at 30 MS/s from a 1 V supply voltage, resulting in a figure of merit (FoM) of 6.2 fJ/conversion-step. The FoM defined by including the area is 0.1 mm2 fJ/conversion-step.
引用
收藏
页码:17 / 27
页数:10
相关论文
共 50 条
  • [21] A low-power 10-bit 0.01-to-12-MS/s asynchronous SAR ADC in 65-nm CMOS
    Campos, Arthur Lombardi
    Navarro, Joao
    Luppe, Maximiliam
    de Lima, Eduardo Rodrigues
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2021, 106 (01) : 321 - 337
  • [22] An 8 bit 1 MS/s SAR ADC with 7.72-ENOB
    Jihai Duan
    Zhiyong Zhu
    Jinli Deng
    Weilin Xu
    Journal of Semiconductors, 2017, 38 (08) : 79 - 84
  • [23] A 10-bit 50 MS/s SAR ADC in 65 nm CMOS with on-chip reference voltage buffer
    Harikumar, Prakash
    Wikner, J. Jacob
    INTEGRATION-THE VLSI JOURNAL, 2015, 50 : 28 - 38
  • [24] An 8-bit 500-MS/s asynchronous single-channel SAR ADC in 65 nm CMOS
    Zhang, Liang
    Li, Dengquan
    Zhu, Zhangming
    Yang, Yintang
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2015, 83 (01) : 103 - 109
  • [25] A 14-bit 40-MS/s Split-DAC based SAR ADC in 65 nm CMOS
    Liang, Wenjie
    Duan, Quanzhen
    MICROELECTRONICS JOURNAL, 2022, 123
  • [26] A configurable nonbinary 7/8-bit 800-400 MS/s SAR ADC in 65 nm CMOS
    Mao, Henghui
    Li, Dengquan
    Liu, Shubin
    MICROELECTRONICS JOURNAL, 2022, 122
  • [27] An 8-bit 500-MS/s asynchronous single-channel SAR ADC in 65 nm CMOS
    Liang Zhang
    Dengquan Li
    Zhangming Zhu
    Yintang Yang
    Analog Integrated Circuits and Signal Processing, 2015, 83 : 103 - 109
  • [28] A 10-bit 150MS/s SAR ADC with Parallel Segmented DAC in 65nm CMOS
    Wang, Xiaoyang
    Li, Qiang
    2014 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2014, : 309 - 312
  • [29] A 7b 400 MS/s pipelined SAR ADC in 65 nm CMOS
    Ding, Ruixue
    Dang, Li
    Lin, Hanchao
    Sun, Depeng
    Liu, Shubin
    Zhu, Zhangming
    MICROELECTRONICS JOURNAL, 2020, 95
  • [30] A 10-bit 200 kS/s 65 nm CMOS SAR ADC IP core
    Yang Y.-T.
    Tong X.-Y.
    Zhu Z.-M.
    Guan X.-G.
    Dianzi Yu Xinxi Xuebao/Journal of Electronics and Information Technology, 2010, 32 (12): : 2993 - 2998