Design and Implementation of the MorphoSys Reconfigurable Computing Processor

被引:0
|
作者
Ming-Hau Lee
Hartej Singh
Guangming Lu
Nader Bagherzadeh
Fadi J. Kurdahi
Eliseu M.C. Filho
Vladimir Castro Alves
机构
[1] University of California,Electrical and Computer Engineering Department
[2] Irvine,Department of Systems and Computer Engineering
[3] COPPE/Federal University of Rio de Janeiro,undefined
关键词
Discrete Cosine Transform; Motion Estimation; Clock Cycle; DMAC; Context Word;
D O I
暂无
中图分类号
学科分类号
摘要
In this paper, we describe the implementation of MorphoSys, a reconfigurable processing system targeted at data-parallel and computation-intensive applications. The MorphoSys architecture consists of a reconfigurable component (an array of reconfigurable cells) combined with a RISC control processor and a high bandwidth memory interface. We briefly discuss the system-level model, array architecture, and control processor. Next, we present the detailed design implementation and the various aspects of physical layout of different sub-blocks of MorphoSys. The physical layout was constrained for 100 MHz operation, with low power consumption, and was implemented using 0.35 μm, four metal layer CMOS (3.3 Volts) technology. We provide simulation results for the MorphoSys architecture (based on VHDL model) for some typical data-parallel applications (video compression and automatic target recognition). The results indicate that the MorphoSys system can achieve significantly better performance for most of these applications in comparison with other systems and processors.
引用
收藏
页码:147 / 164
页数:17
相关论文
共 50 条
  • [41] Implementation of a baseline RISC for the realization of a dynamically reconfigurable processor
    Najjar, Hajer
    Bourguiba, Riad
    Mounie, Jaouhar
    2015 IEEE 12TH INTERNATIONAL MULTI-CONFERENCE ON SYSTEMS, SIGNALS & DEVICES (SSD), 2015,
  • [42] Design of a Reconfigurable Computing Platform
    Papu, Justin John
    See, Ong Hang
    2009 CONFERENCE ON INNOVATIVE TECHNOLOGIES IN INTELLIGENT SYSTEMS AND INDUSTRIAL APPLICATIONS, 2009, : 148 - +
  • [43] Design patterns for reconfigurable computing
    DeHon, A
    Adams, J
    DeLorimier, M
    Kapre, N
    Matsuda, Y
    Naeimi, H
    Vanier, M
    Wrighton, M
    12TH ANNUAL IEEE SYMPOSIUM ON FIELD-PROGRAMMABLE CUSTOM COMPUTING MACHINES, PROCEEDINGS, 2004, : 13 - 23
  • [44] PARS architecture:: A reconfigurable architecture with generalized execution model -: Design and implementation of its prototype processor
    Tanigawa, K
    Hironaka, T
    Kojima, A
    Yoshida, N
    IEICE TRANSACTIONS ON INFORMATION AND SYSTEMS, 2003, E86D (05): : 830 - 840
  • [45] PARS Architecture: A Reconfigurable Architecture with Generalized Execution Model - Design and Implementation of its Prototype Processor
    Tanigawa, Kazuya
    Hironaka, Tetsuo
    Kojima, Akira
    Yoshida, Noriyoshi
    IEICE Transactions on Information and Systems, 2003, E86-D (05) : 830 - 840
  • [46] Design Space Exploration and Implementation of a High Performance and Low Area Coarse Grained Reconfigurable Processor
    Suh, Dongkwan
    Kwon, Kiseok
    Kim, Sukjin
    Ryu, Soojung
    Kim, Jeongwook
    2012 INTERNATIONAL CONFERENCE ON FIELD-PROGRAMMABLE TECHNOLOGY (FPT'12), 2012, : 67 - 70
  • [47] MorphoSys: A coarse grain reconfigurable architecture for multimedia applications
    Parizi, H
    Niktash, A
    Bagherzadeh, N
    Kurdahi, F
    EURO-PAR 2002 PARALLEL PROCESSING, PROCEEDINGS, 2002, 2400 : 844 - 848
  • [48] Design of reconfigurable array processor for multimedia application
    Zhu Yun
    Lin Jiang
    Shuai Wang
    Xingjie Huang
    Hui Song
    Xueting Li
    Multimedia Tools and Applications, 2018, 77 : 3639 - 3657
  • [49] A Multi-Core Signal Processor for Heterogeneous Reconfigurable Computing
    Rossi, D.
    Campi, F.
    Deledda, A.
    Mucci, C.
    Pucillo, S.
    Whitty, S.
    Ernst, R.
    Chevobbe, S.
    Guyetant, S.
    Kuehnle, M.
    Huebner, M.
    Becker, J.
    Putzke-Roeming, W.
    2009 INTERNATIONAL SYMPOSIUM ON SYSTEM-ON-CHIP PROCEEDINGS, 2009, : 106 - +
  • [50] Design of reconfigurable array processor for multimedia application
    Yun, Zhu
    Jiang, Lin
    Wang, Shuai
    Huang, Xingjie
    Song, Hui
    Li, Xueting
    MULTIMEDIA TOOLS AND APPLICATIONS, 2018, 77 (03) : 3639 - 3657