Design and Implementation of the MorphoSys Reconfigurable Computing Processor

被引:0
|
作者
Ming-Hau Lee
Hartej Singh
Guangming Lu
Nader Bagherzadeh
Fadi J. Kurdahi
Eliseu M.C. Filho
Vladimir Castro Alves
机构
[1] University of California,Electrical and Computer Engineering Department
[2] Irvine,Department of Systems and Computer Engineering
[3] COPPE/Federal University of Rio de Janeiro,undefined
关键词
Discrete Cosine Transform; Motion Estimation; Clock Cycle; DMAC; Context Word;
D O I
暂无
中图分类号
学科分类号
摘要
In this paper, we describe the implementation of MorphoSys, a reconfigurable processing system targeted at data-parallel and computation-intensive applications. The MorphoSys architecture consists of a reconfigurable component (an array of reconfigurable cells) combined with a RISC control processor and a high bandwidth memory interface. We briefly discuss the system-level model, array architecture, and control processor. Next, we present the detailed design implementation and the various aspects of physical layout of different sub-blocks of MorphoSys. The physical layout was constrained for 100 MHz operation, with low power consumption, and was implemented using 0.35 μm, four metal layer CMOS (3.3 Volts) technology. We provide simulation results for the MorphoSys architecture (based on VHDL model) for some typical data-parallel applications (video compression and automatic target recognition). The results indicate that the MorphoSys system can achieve significantly better performance for most of these applications in comparison with other systems and processors.
引用
收藏
页码:147 / 164
页数:17
相关论文
共 50 条
  • [31] Design of processor arrays for reconfigurable architectures
    Fimmel, D
    Merker, R
    JOURNAL OF SUPERCOMPUTING, 2001, 19 (01): : 41 - 56
  • [32] A Heterogeneous Digital Signal Processor for Dynamically Reconfigurable Computing
    Rossi, Davide
    Campi, Fabio
    Spolzino, Simone
    Pucillo, Stefano
    Guerrieri, Roberto
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2010, 45 (08) : 1615 - 1626
  • [33] Interactive ray tracing on reconfigurable SIMD morphosys
    Du, H
    Sanchez-Elez, M
    Tabrizi, N
    Bagherzadeh, N
    Anido, ML
    Fernandez, M
    EMBEDDED SOFTWARE FOR SOC, 2003, : 151 - 163
  • [34] Design and Implementation of Concurrent computing Multi Processor core architecture with Multi UART
    Sambamurthy, N.
    Kamaraju, M.
    2015 INTERNATIONAL CONFERENCE ON ELECTRICAL, ELECTRONICS, SIGNALS, COMMUNICATION AND OPTIMIZATION (EESCO), 2015,
  • [35] TDES implementation in a Reconfigurable Computing enviroment
    Jaramillo-Villegas, Jose A.
    Correa-Agudelo, Esteban M.
    Gomez-Londono, Rene
    2008 4TH SOUTHERN CONFERENCE ON PROGRAMMABLE LOGIC, PROCEEDINGS, 2008, : 191 - 195
  • [36] Interactive ray tracing on reconfigurable SIMD MorphoSys
    Du, H
    Sanchez-Elez, M
    Tabrizi, N
    Bagherzadeh, N
    Anido, ML
    Fernandez, M
    DESIGNERS FORUM: DESIGN, AUTOMATION AND TEST IN EUROPE CONFERENCE AND EXHIBITION, 2003, : 144 - 149
  • [37] Interactive ray tracing on reconfigurable SIMD MorphoSys
    Du, H
    Sanchez-Elez, M
    Tabrizi, N
    Bagherzadeh, N
    Anido, ML
    Fernandez, M
    ASP-DAC 2003: PROCEEDINGS OF THE ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE, 2003, : 471 - 476
  • [38] The design and implementation of a reconfigurable USART IP core for embedded computing with support for networks
    El-Mousa, Ali H.
    Anssari, Nasser
    Al-Suyyagh, Ashraf
    Al-Zubi, Hamzah
    WORLD CONGRESS ON ENGINEERING 2008, VOLS I-II, 2008, : 170 - +
  • [39] Design and implementation of reconfigurable acceleration for in-memory distributed big data computing
    Hou, Junjie
    Zhu, Yongxin
    Du, Sen
    Song, Shijin
    FUTURE GENERATION COMPUTER SYSTEMS-THE INTERNATIONAL JOURNAL OF ESCIENCE, 2019, 92 : 68 - 75
  • [40] Implementation of dynamically reconfigurable processor DAPDNA-2
    Sato, T
    Watanabe, H
    Shiba, K
    2005 IEEE VLSI-TSA International Symposium on VLSI Design, Automation & Test (VLSI-TSA-DAT), Proceedings of Technical Papers, 2005, : 323 - 324