Design and Implementation of the MorphoSys Reconfigurable Computing Processor

被引:0
|
作者
Ming-Hau Lee
Hartej Singh
Guangming Lu
Nader Bagherzadeh
Fadi J. Kurdahi
Eliseu M.C. Filho
Vladimir Castro Alves
机构
[1] University of California,Electrical and Computer Engineering Department
[2] Irvine,Department of Systems and Computer Engineering
[3] COPPE/Federal University of Rio de Janeiro,undefined
关键词
Discrete Cosine Transform; Motion Estimation; Clock Cycle; DMAC; Context Word;
D O I
暂无
中图分类号
学科分类号
摘要
In this paper, we describe the implementation of MorphoSys, a reconfigurable processing system targeted at data-parallel and computation-intensive applications. The MorphoSys architecture consists of a reconfigurable component (an array of reconfigurable cells) combined with a RISC control processor and a high bandwidth memory interface. We briefly discuss the system-level model, array architecture, and control processor. Next, we present the detailed design implementation and the various aspects of physical layout of different sub-blocks of MorphoSys. The physical layout was constrained for 100 MHz operation, with low power consumption, and was implemented using 0.35 μm, four metal layer CMOS (3.3 Volts) technology. We provide simulation results for the MorphoSys architecture (based on VHDL model) for some typical data-parallel applications (video compression and automatic target recognition). The results indicate that the MorphoSys system can achieve significantly better performance for most of these applications in comparison with other systems and processors.
引用
收藏
页码:147 / 164
页数:17
相关论文
共 50 条
  • [1] Design and implementation of the MorphoSys reconfigurable computing processor
    Lee, Ming-Hau
    Singh, Hartej
    Lu, Guangming
    Bagherzadeh, Nader
    Kurdahi, Fadi J.
    Filho, Eliseu M.C.
    Alves, Vladimir Castro
    Journal of VLSI Signal Processing Systems for Signal, Image, and Video Technology, 2000, 24 (02): : 147 - 164
  • [2] Design and implementation of the MorphoSys reconfigurable computing processor
    Lee, MH
    Singh, H
    Lu, GM
    Bagherzadeh, N
    Kurdahi, FJ
    Eliseu, MC
    Alves, VC
    JOURNAL OF VLSI SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2000, 24 (2-3): : 147 - 164
  • [3] Design and implementation of a rendering algorithm in a SIMD reconfigurable architecture (MorphoSys)
    Davila, Javier
    de Torres, Alfonso
    Sanchez, Jose Manuel
    Sanchez-Elez, Marcos
    Bagherzadeh, Nader
    Rivera, F.
    2006 DESIGN AUTOMATION AND TEST IN EUROPE, VOLS 1-3, PROCEEDINGS, 2006, : 1387 - +
  • [4] The Design and Implementation of Reconfigurable Quaternary Logic Processor
    Wang, Hongjian
    Wu, Youdong
    Ouyang, Shan
    Chen, Xunlei
    Shen, Yunfu
    Jin, Yi
    PARALLEL AND DISTRIBUTED COMPUTING, APPLICATIONS AND TECHNOLOGIES, PDCAT 2021, 2022, 13148 : 142 - 149
  • [5] A Heterogeneous Digital Signal Processor Implementation for Dynamically Reconfigurable Computing
    Rossi, D.
    Campi, F.
    Deledda, A.
    Spolzino, S.
    Pucillo, S.
    PROCEEDINGS OF THE IEEE 2009 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2009, : 641 - +
  • [6] Cyclic coding algorithms under MorphoSys reconfigurable computing system
    Diab, H
    Damaj, I
    ADVANCES IN ENGINEERING SOFTWARE, 2003, 34 (02) : 61 - 72
  • [7] Design and Implementation of Reconfigurable Stream Processor in Multimedia Applications
    Xiao, Yu
    Liu, Leibo
    Wei, ShaoJun
    2008 INTERNATIONAL CONFERENCE ON COMMUNICATIONS, CIRCUITS AND SYSTEMS PROCEEDINGS, VOLS 1 AND 2: VOL 1: COMMUNICATION THEORY AND SYSTEM, 2008, : 1510 - 1514
  • [8] The design and implementation of a reconfigurable processor for problems of combinatorial computation
    Skliarova, I
    Ferrari, AB
    JOURNAL OF SYSTEMS ARCHITECTURE, 2003, 49 (4-6) : 211 - 226
  • [9] Design and implementation of reconfigurable processor for problems of combinatorial computations
    Skliarova, I
    Ferrari, AB
    EUROMICRO SYMPOSIUM ON DIGITAL SYSTEMS DESIGN, PROCEEDINGS, 2001, : 112 - 119
  • [10] Design and Implementation of a Multiplierless Reconfigurable DFT/DCT Processor
    Ho, H.
    Szwarc, V.
    Kwasniewski, T.
    2009 JOINT IEEE NORTH-EAST WORKSHOP ON CIRCUITS AND SYSTEMS AND TAISA CONFERENCE, 2009, : 384 - +