Area Minimization of Exclusive-OR Intensive Circuits in FPGAs

被引:0
|
作者
Seok-Bum Ko
机构
[1] University of Saskatchewan,Department of Electrical Engineering
来源
关键词
FPGA; XOR; ESOP;
D O I
暂无
中图分类号
学科分类号
摘要
This paper presents Exclusive-OR (XOR)-based decomposition methods to implement XOR-intensive circuits efficiently in field programmable gate arrays (FPGAs). The first proposed method is an extension of the Shannon’s expansion theorem. Such extension enables us to force decomposing the original circuits into the smaller sub-circuits. The second proposed method is based on the Exclusive-or-Sum-Of-Products (ESOP) expression that transforms AND/OR Boolean functions to AND/XOR functions. The XOR relation enables us to find more efficient grouping for the XOR-intensive circuits. The Microelectronics Center of North Carolina (MCNC) benchmark circuits are used to demonstrate the effectiveness of the proposed techniques. The proposed ESOP expression method is superior to the other common techniques in achieving realization efficiency. The proposed ESOP expression method needs 8.08 extra CLBs on average to implement the parity functions of the MCNC benchmark circuits while the typical method needs 14.31 extra CLBs on average. In other words, when using the proposed ESOP expression method, the number of CLBs is reduced by 34% compared to the typical method.
引用
收藏
页码:661 / 665
页数:4
相关论文
共 50 条
  • [41] Image authentication with exclusive-OR operated optical vortices
    Kumar, Rahul
    Kumar, Praveen
    Nishchal, Naveen k.
    Alfalou, Ayman
    JOURNAL OF THE OPTICAL SOCIETY OF AMERICA A-OPTICS IMAGE SCIENCE AND VISION, 2024, 41 (07) : 1365 - 1371
  • [42] GRAPHICAL-METHOD FOR THE CONVERSION OF MINTERMS TO REED-MULLER COEFFICIENTS AND THE MINIMIZATION OF EXCLUSIVE-OR SWITCHING-FUNCTIONS
    TRAN, A
    IEE PROCEEDINGS-E COMPUTERS AND DIGITAL TECHNIQUES, 1987, 134 (02): : 93 - 99
  • [43] SIMPLE EXCLUSIVE-OR CIRCUIT FOR INSTRUMENTATION AND CONTROL.
    Ahmad, Wasim
    Electrical India, 1987, 27 (10): : 13 - 14
  • [44] The Fast-Same Effect of an Exclusive-OR Task
    Goulet, Marc-Andre
    Cousineau, Denis
    JOURNAL OF EXPERIMENTAL PSYCHOLOGY-HUMAN PERCEPTION AND PERFORMANCE, 2020, 46 (09) : 991 - 1000
  • [45] ALGORITHM FOR GENERATING OPTIMAL TESTS FOR EXCLUSIVE-OR NETWORKS
    DEBANY, WH
    HARTMANN, CRP
    SNETHEN, TJ
    IEE PROCEEDINGS-E COMPUTERS AND DIGITAL TECHNIQUES, 1991, 138 (02): : 93 - 96
  • [46] A quantum algorithm for finding minimum exclusive-or expressions
    Sampson, M.
    Voudouris, D.
    Papakonstantinou, G.
    IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI, PROCEEDINGS: EMERGING VLSI TECHNOLOGIES AND ARCHITECTURES, 2007, : 416 - +
  • [47] On fault-tolerant design of Exclusive-OR gates in QCA
    Kumar, Dharmendra
    Mitra, Debasis
    Bhattacharya, Bhargab B.
    JOURNAL OF COMPUTATIONAL ELECTRONICS, 2017, 16 (03) : 896 - 906
  • [48] 2 DIODES FORM HIGH-POWER EXCLUSIVE-OR
    MCKAY, JE
    EDN MAGAZINE-ELECTRICAL DESIGN NEWS, 1977, 22 (06): : 149 - &
  • [49] EXCLUSIVE-OR ICS SERVE FOR PHASE-LOCKING TASKS
    OSHIRO, GS
    ELECTRONICS, 1970, 43 (13): : 83 - &
  • [50] Enhancing the Area Efficiency of FPGAs With Hard Circuits Using Shadow Clusters
    Jamieson, Peter Andrew
    Rose, Jonathan
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2010, 18 (12) : 1696 - 1709