Area Minimization of Exclusive-OR Intensive Circuits in FPGAs

被引:0
|
作者
Seok-Bum Ko
机构
[1] University of Saskatchewan,Department of Electrical Engineering
来源
关键词
FPGA; XOR; ESOP;
D O I
暂无
中图分类号
学科分类号
摘要
This paper presents Exclusive-OR (XOR)-based decomposition methods to implement XOR-intensive circuits efficiently in field programmable gate arrays (FPGAs). The first proposed method is an extension of the Shannon’s expansion theorem. Such extension enables us to force decomposing the original circuits into the smaller sub-circuits. The second proposed method is based on the Exclusive-or-Sum-Of-Products (ESOP) expression that transforms AND/OR Boolean functions to AND/XOR functions. The XOR relation enables us to find more efficient grouping for the XOR-intensive circuits. The Microelectronics Center of North Carolina (MCNC) benchmark circuits are used to demonstrate the effectiveness of the proposed techniques. The proposed ESOP expression method is superior to the other common techniques in achieving realization efficiency. The proposed ESOP expression method needs 8.08 extra CLBs on average to implement the parity functions of the MCNC benchmark circuits while the typical method needs 14.31 extra CLBs on average. In other words, when using the proposed ESOP expression method, the number of CLBs is reduced by 34% compared to the typical method.
引用
收藏
页码:661 / 665
页数:4
相关论文
共 50 条
  • [31] ON PHASE MEASURING PROPERTY OF EXCLUSIVE-OR GATE
    REDDY, MA
    INTERNATIONAL JOURNAL OF ELECTRONICS, 1968, 24 (04) : 353 - &
  • [32] Exclusive-OR gate with a single carbon nanotube
    Sordan, R
    Balasubramanian, K
    Burghard, M
    Kern, K
    APPLIED PHYSICS LETTERS, 2006, 88 (05) : 1 - 3
  • [33] Maximums of the Additive Differential Probability of Exclusive-Or
    Mouha, Nicky
    Kolomeec, Nikolay
    Akhtiamov, Danil
    Sutormin, Ivan
    Panferov, Matvey
    Titova, Kseniya
    Bonich, Tatiana
    Ishchukova, Evgeniya
    Tokareva, Natalia
    Zhantulikov, Bulat
    IACR TRANSACTIONS ON SYMMETRIC CRYPTOLOGY, 2021, 2021 (02) : 292 - 313
  • [34] Adder and comparator synthesis with exclusive-OR transform of inputs
    Jacob, J
    Sivakumar, PS
    Agrawal, VD
    TENTH INTERNATIONAL CONFERENCE ON VLSI DESIGN, PROCEEDINGS, 1997, : 514 - 515
  • [35] Coupled quantum dots as quantum exclusive-OR gate
    Brum, JA
    Hawrylak, P
    SUPERLATTICES AND MICROSTRUCTURES, 1997, 22 (03) : 431 - 436
  • [36] Hybrid Partitioning Algorithm for Area Minimization in Circuits
    Swetha, Rajine R.
    Devi, Sumithra K. A.
    Yousef, Sufian
    INTERNATIONAL CONFERENCE ON COMPUTER, COMMUNICATION AND CONVERGENCE (ICCC 2015), 2015, 48 : 692 - 698
  • [37] Efficient area minimization for dynamic CMOS circuits
    Basaran, B
    Rutenbar, RA
    PROCEEDINGS OF THE IEEE 1996 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 1996, : 505 - 508
  • [38] BOOLEAN MATRIX REPRESENTATION FOR THE CONVERSION OF MINTERMS TO REED-MULLER COEFFICIENTS AND THE MINIMIZATION OF EXCLUSIVE-OR SWITCHING-FUNCTIONS
    HABIB, MK
    INTERNATIONAL JOURNAL OF ELECTRONICS, 1990, 68 (04) : 493 - 506
  • [39] Handling redundancies for disjunctive information with exclusive-or semantics
    Hsieh, Nan-Chen
    JOURNAL OF INFORMATION SCIENCE AND ENGINEERING, 2008, 24 (02) : 627 - 638
  • [40] MANIPULATION OF BOOLEAN EXPRESSIONS CONTAINING EXCLUSIVE-OR OPERATOR
    EDWARDS, CR
    INTERNATIONAL JOURNAL OF ELECTRONICS, 1975, 39 (06) : 687 - 690